7038L
HIGH-SPEED
64K x 18 DUAL-PORT
STATIC RAM
Features
◆
◆
◆
◆
◆
◆
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Commercial: 15ns (max.)
– Industrial: 20ns (max.)
Low-power operation
– IDT7038L
Active: 1W (typ.)
Standby: 1mW (typ.)
Dual chip enables allow for depth expansion without
external logic
IDT7038 easily expands data bus width to 36 bits or
more using the Master/Slave select when cascading more
than one device
◆
◆
◆
◆
◆
◆
◆
◆
◆
M/S = VIH for BUSY output flag on Master,
M/S = VIL for BUSY input on Slave
Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
Separate upper-byte and lower-byte controls for multiplexed bus and bus matching compatibility
TTL-compatible, single 5V (±10%) power supply
Available in a 100-pin TQFP
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Green parts available, see ordering information
Functional Block Diagram
R/WL
UBL
R/WR
UBR
CE0L
CE1L
CE0R
CE1R
OEL
OER
LBL
LBR
I/O 9-17L
I/O9-17R
I/O
Control
I/O 0-8L
BUSYL
I/O
Control
I/O0-8R
(1,2)
BUSYR
(1,2)
.
A15L
64Kx18
MEMORY
ARRAY
7038
Address
Decoder
A0L
16
CE0L
CE1L
OEL
R/WL
A15R
A0R
16
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
SEML
(2)
INT L
Address
Decoder
M/S
(1)
NOTES:
1. BUSY is an input as a Slave (M/S = VIL) and an output when it is a Master (M/S = VIH).
2. BUSY and INT are non-tri-state totem-pole outputs (push-pull).
CE0R
CE1R
OER
R/WR
SEMR
(2)
INTR
4837 drw 01
JUNE 2019
1
DSC-4837/7
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Description
The IDT7038 is a high-speed 64K x 18 Dual-Port Static RAM. The
IDT7038 is designed to be used as a stand-alone 1152K-bit Dual-Port
RAM or as a combination MASTER/SLAVE Dual-Port RAM for 36-bit-ormore word systems. Using the IDT MASTER/SLAVE Dual-Port RAM
approach in 36-bit or wider memory system applications results in fullspeed, error-free operation without the need for additional discrete logic.
This device provides two independent ports with separate control,
address, and I/O pins that permit independent, asynchronous access for
reads or writes to any location in memory. An automatic power down
feature controlled by the chip enables (CE0 and CE1) permit the on-chip
circuitry of each port to enter a very low standby power mode.
Fabricated using CMOS high-performance technology, these devices typically operate on only1W of power.
The IDT7038 is packaged in a 100-pin Thin Quad Flatpack (TQFP).
Pin Configurations(1,2,3)
A8R
A9R
A10R
A11R
A12R
A13R
A14R
A15R
LBR
UBR
CE0R
CE1R
SEMR
R/WR
GND
OER
GND
I/O17R
GND
I/O16R
I/O15R
I/O14R
I/O13R
I/O12R
I/O11R
over
75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51
50
76
49
77
48
78
47
79
81
46
45
82
44
83
43
42
80
84
85
86
87
7038
PNG100(4)
88
89
100-Pin TQFP
Top View
90
91
92
93
41
40
39
38
37
36
35
34
94
33
32
95
31
96
30
29
28
27
26
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
97
98
99
100
1 2
3
4
5
6
7
8
A9L
A10L
A11L
A12L
A13L
A14L
A15L
LBL
UBL
CE0L
CE1L
SEML
R/WL
OEL
Vcc
GND
I/O17L
I/O16L
GND
I/O15L
I/O14L
I/O13L
I/O12L
I/O11L
I/O10L
A7R
A6R
A5R
A4R
A3R
A2R
A1R
A0R
INTR
BUSYR
M/S
VCC
GND
GND
BUSYL
INTL
A0L
A1L
A2L
A3L
A4L
A5L
A6L
A7L
A8L
NOTES:
1. All Vcc pins must be connected to power supply.
2. All GND pins must be connected to ground supply.
3. Package body is approximately 14mm x 14mm x 1.4mm.
4. This package code is used to reference the package diagram.
2
I/O10R
I/O9R
I/O8R
I/O7R
Vcc
I/O6R
I/O5R
I/O4R
I/O3R
I/O2R
I/O1R
I/O0R
GND
I/O0L
I/O1L
GND
I/O2L
I/O3L
I/O4L
I/O5L
I/O6L
I/O7L
Vcc
I/O8L
I/O9L
4837 drw 02
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Pin Names
Left Port
Right Port
Names
CE0L, CE1L
CE0R, CE1R
Chip Enables
R/WL
R/WR
Read/Write Enable
OEL
OER
Output Enable
A0L - A15L
A0R - A15R
Address
I/O0L - I/O17L
I/O0R - I/O17R
Data Input/Output
SEML
SEMR
Semaphore Enable
UBL
UBR
Upper Byte Select
LBL
LBR
Lower Byte Select
INTL
INTR
Interrupt Flag
BUSYL
BUSYR
Busy Flag
M/S
Master or Slave Select
V CC
Power
GND
Ground
4837 tbl 01
Absolute Maximum Ratings(1)
Symbol
Commercial
& Industrial
Military
Unit
Terminal Voltage
with Respect
to GND
-0.5 to +7.0
-0.5 to +7.0
V
Temperature
Under Bias
-55 to +125
TSTG
Storage
Temperature
-65 to +150
-65 to +150
IOUT
DC Output Current
50
50
V TERM(2)
TBIAS
Rating
-65 to +135
o
o
Recommended DC Operating
Conditions
Symbol
C
C
4837 tbl 02
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may
cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any other conditions above those
indicated in the operational sections of this specification is not implied. Exposure
to absolute maximum rating conditions for extended periods may affect
reliability.
2. VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns
maximum, and is limited to < 20mA for the period of VTERM > Vcc + 10%.
Grade
Military
Commercial
Industrial
GND
Vcc
-55OC to +125OC
0V
5.0V + 10%
0 C to +70 C
0V
5.0V + 10%
-40OC to +85OC
0V
5.0V + 10%
O
O
NOTES:
1. This is the parameter TA. This is the "instant on" case temperature.
Supply Voltage
GND
Ground
VIH
Input High Voltage
Input Low Voltage
Min.
Typ.
Max.
Unit
4.5
5.0
5.5
V
0
0
0
V
2.2
____
(1)
-0.5
____
(2)
6.0
0.8
V
V
4837 tbl 04
NOTES:
1. VIL > -1.5V for pulse width less than 10ns.
2. VTERM must not exceed Vcc + 10%.
Capacitance
(TA = +25°C, f = 1.0MHz)
Symbol
Maximum Operating Temperature
and Supply Voltage
Ambient
Temperature(1)
VCC
VIL
mA
Parameter
Parameter(1)
CIN
Input Capacitance
COUT
Output Capacitance
Conditions(2)
Max.
Unit
VIN = 3dV
9
pF
VOUT = 3dV
10
pF
4837 tbl 05
NOTES:
1. This parameter is determined by device characterization but is not production
tested.
2. 3dV represents the interpolated capacitance when the input and output signals
switch from 0V to 3V or from 3V to 0V.
4837 tbl 03
3
6.42
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Truth Table I: Chip Enable(1,2)
CE
L
H
CE0
CE1
Mode
VIL
VIH
< 0.2V
>VCC -0.2V
Port Selected (CMOS Active)
VIH
X
Port Deselected (TTL Inactive)
X
VIL
Port Deselected (TTL Inactive)
>VCC -0.2V
X
Port Deselected (CMOS Inactive)
X
VCC - 0.2V.
Truth Table II: Non-Contention Read/Write Control
Inputs(1)
Outputs
CE(2)
R/W
OE
UB
LB
SEM
I/O9-17
I/O0-8
Mode
H
X
X
X
X
H
High-Z
High-Z
Deselected: Power-Down
X
X
X
H
H
H
High-Z
High-Z
Both Bytes Deselected
L
L
X
L
H
H
DATAIN
High-Z
Write to Upper Byte Only
L
L
X
H
L
H
High-Z
DATAIN
Write to Lower Byte Only
L
L
X
L
L
H
DATAIN
DATAIN
Write to Both Bytes
L
H
L
L
H
H
DATAOUT
High-Z
Read Upper Byte Only
L
H
L
H
L
H
High-Z
DATAOUT
Read Lower Byte Only
L
H
L
L
L
H
DATAOUT
DATAOUT
Read Both Bytes
X
X
H
X
X
X
High-Z
High-Z
Outputs Disabled
4837 drw 07
NOTES:
1. A0L – A15L ≠ A0R – A15R.
2. Refer to Chip Enable Truth Table.
Truth Table III: Semaphore Read/Write Control(1)
Inputs(1)
Outputs
CE(2)
R/W
OE
UB
LB
SEM
I/O9-17
I/O0-8
H
H
L
X
X
L
DATAOUT
DATAOUT
Read Data in Semaphore Flag
X
H
L
H
H
L
DATAOUT
DATAOUT
Read Data in Semaphore Flag
H
↑
X
X
X
L
DATAIN
DATA IN
Write I/O0 into Semaphore Flag
X
↑
X
H
H
L
DATAIN
DATA IN
Write I/O0 into Semaphore Flag
L
X
X
L
X
L
______
______
Not Allowed
L
X
X
X
L
L
______
______
Not Allowed
Mode
NOTES:
1. There are eight semaphore flags written to via I/O0 and read from all the I/Os (I/O0-I/O17). These eight semaphore flags are addressed by A0-A2.
2. Refer to Chip Enable Truth Table.
4
4837 tbl 08
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
DC Electrical Characteristics Over the Operating
Temperature and Supply Voltage Range(2) (VCC = 5.0V ± 10%)
7038L
Symbol
Parameter
Min.
Max.
Unit
VCC = 5.5V, VIN = 0V to V CC
___
5
µA
Output Leakage Current
CE = VIH, VOUT = 0V to V CC
___
5
µA
VOL
Output Low Voltage
IOL = 4mA
___
0.4
V
VOH
Output High Voltage
IOH = -4mA
2.4
___
|ILI|
(1)
Input Leakage Current
|ILO|
Test Conditions
V
4837 tbl 09
NOTES:
1. At Vcc < 2.0V, input leakages are undefined.
2. Refer to Chip Enable Truth Table.
DC Electrical Characteristics Over the Operating
Temperature and Supply Voltage Range(1) (VCC = 5.0V ± 10%)
Symbol
ICC
ISB1
ISB2
ISB3
ISB4
Parameter
Test Condition
Version
7038L15
Com'l Only
7038L20
Com'l & Ind
Typ.(1) Max
Typ.(1) Max
Unit
mA
Dynamic Operating
Current
(Both Ports Active)
CE = VIL, Outputs Disabled
SEM = VIH
f = fMAX(2)
COM'L
L
220
340
200
300
IND
L
____
____
200
360
Standby Current
(Both Ports - TTL Level
Inputs)
CEL = CER = VIH
SEMR = SEML = VIH
f = fMAX(2)
COM'L
L
65
100
50
75
IND
L
____
____
50
120
Standby Current
(One Port - TTL Level
Inputs)
CE"A" = VIL and CE"B" = VIH(4)
Active Port Outputs Disabled,
f=fMAX(2), SEMR = SEML = VIH
COM'L
L
145
225
130
195
IND
L
____
____
130
235
Full Standby Current
(Both Ports - All CMOS
Level Inputs)
Both Ports CEL and
CER > VCC - 0.2V, VIN > VCC - 0.2V
or VIN < 0.2V, f = 0(3)
SEMR = SEML > VCC - 0.2V
COM'L
L
0.2
3.0
0.2
3.0
IND
L
____
____
0.2
3.0
Full Standby Current
(One Port - All CMOS
Level Inputs)
CE"A" < 0.2V and
CE"B" > VCC - 0.2V(4),
SEMR = SEML > VCC - 0.2V,
VIN > VCC - 0.2V or V IN < 0.2V,
Active Port Outp uts Disabled , f = fMAX(2)
COM'L
L
135
220
120
190
IND
L
____
____
120
230
mA
mA
mA
mA
4837 tbl 10
NOTES:
1. VCC = 5V, TA = +25°C, and are not production tested. ICCDC = 120mA (Typ.)
2. At f = fMAX, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/ tRC, and using “AC Test Conditions” of input
levels of GND to 3V.
3. f = 0 means no address or control lines change.
4. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
5. Refer to Chip Enable Truth Table.
5
6.42
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
AC Test Conditions
5V
Input Pulse Levels
GND to 3.0V
Input Rise/Fall Times
893Ω
3ns Max.
Input Timing Reference Levels
1.5V
Output Reference Levels
1.5V
Output Load
5V
DATAOUT
BUSY
INT
893Ω
DATAOUT
30pF
347Ω
347Ω
5pF*
Figures 1 and 2
4837 tbl 11
4837 drw 03
4837 drw 04
Figure 2. Output Test Load
(for tLZ, tHZ, tWZ, tOW)
* Including scope and jig.
Figure 1. AC Output Test Load
Waveform of Read Cycles(5)
tRC
ADDR
(4)
tAA
(4)
tACE
(6)
CE
tAOE
(4)
OE
tABE (4)
UB, LB
R/W
tLZ
tOH
(1)
DATAOUT
VALID DATA
(4)
tHZ
(2)
BUSYOUT
tBDD
(3,4)
4837 drw 05
Timing of Power-Up Power-Down
CE
ICC
(6)
tPU
tPD
50%
50%
ISB
4837 drw 06 .
NOTES:
1. Timing depends on which signal is asserted last, OE, CE, LB or UB.
2. Timing depends on which signal is de-asserted first CE, OE, LB or UB.
3. tBDD delay is required only in cases where the opposite port is completing a write operation to the same address location. For simultaneous read operations BUSY
has no relation to valid output data.
4. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA or tBDD.
5. SEM = VIH.
6. Refer to Chip Enable Truth Table.
6
.
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
AC Electrical Characteristics Over the
Operating Temperature and Supply Voltage Range
7038L15
Com'l Only
Symbol
Parameter
7038L20
Com'l & Ind
Min.
Max.
Min.
Max.
Unit
READ CYCLE
tRC
Read Cycle Time
15
____
20
____
ns
tAA
Address Access Time
____
15
____
20
ns
tACE
Chip Enable Access Time
(4)
____
15
____
20
ns
tAOE
Output Enable Access Time
____
10
____
12
ns
tOH
Output Hold from Address Change
3
____
3
____
ns
3
____
3
____
ns
____
10
____
10
ns
0
____
0
____
ns
____
15
____
20
ns
10
____
ns
____
20
ns
Output Low-Z Time
tLZ
(1,2)
(1,2)
tHZ
Output High-Z Time
tPU
Chip Enable to Power Up Time (2)
(2)
tPD
Chip Disable to Power Down Time
tSOP
Semaphore Flag Update Pulse (OE or SEM)
10
____
tSAA
Semaphore Address Access Time
____
15
4837 tbl 12
AC Electrical Characteristics Over the
Operating Temperature and Supply Voltage
7038L15
Com'l Only
Symbol
Parameter
7038L20
Com'l & Ind
Min.
Max.
Min.
Max.
Unit
WRITE CYCLE
tWC
Write Cycle Time
15
____
20
____
ns
tEW
Chip Enable to End-of-Write (3)
12
____
15
____
ns
tAW
Address Valid to End-of-Write
12
____
15
____
ns
0
____
0
____
ns
ns
(3)
tAS
Address Set-up Time
tWP
Write Pulse Width
12
____
15
____
tWR
Write Recovery Time
0
____
0
____
ns
tDW
Data Valid to End-of-Write
10
____
15
____
ns
____
10
____
10
ns
0
____
ns
10
ns
ns
ns
tHZ
tDH
tWZ
tOW
Output High-Z Time
Data Hold Time
(1,2)
(4)
0
____
(1,2)
____
10
____
(1,2,4)
0
____
0
____
5
____
5
____
Write Enable to Output in High-Z
Output Active from End-of-Write
tSWRD
SEM Flag Write to Read Time
5
____
tSPS
SEM Flag Contention Window
5
____
ns
4837 tbl 13
NOTES:
1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2).
2. This parameter is guaranteed by device characterization, but is not production tested.
3. To access RAM, CE= VIL and SEM = VIH. To access semaphore, CE = VIH and SEM = VIL. Either condition must be valid for the entire tEW time.
4. The specification for tDH must be met by the device supplying write data to the RAM under all operating conditions. Although tDH and tOW values will vary over voltage
and temperature, the actual tDH will always be smaller than the actual tOW.
7
6.42
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Timing Waveform of Write Cycle No. 1, R/W Controlled Timing(1,5,8)
tWC
ADDRESS
tHZ
(7)
OE
tAW
(9,10)
CE or SEM
(9)
UB or LB
tAS (6)
tWP
(2)
tWR
(3)
R/W
tWZ (7)
tOW
(4)
DATAOUT
(4)
tDW
tDH
DATAIN
4837 drw 07
Timing Waveform of Write Cycle No. 2, CE Controlled Timing(1,5)
tWC
ADDRESS
tAW
CE or SEM
(9,10)
(6)
tAS
tWR(3)
tEW (2)
UB or LB(9)
R/W
tDW
tDH
DATAIN
4837 drw 08
NOTES:
1. R/W or CE or UB and LB = VIH during all address transitions.
2. A write occurs during the overlap (tEW or tWP) of a CE = VIL and a R/W = VIL for memory array writing cycle.
3. tWR is measured from the earlier of CE or R/W (or SEM or R/W) going HIGH to the end of write cycle.
4. During this period, the I/O pins are in the output state and input signals must not be applied.
5. If the CE or SEM = VIL transition occurs simultaneously with or after the R/W = VIL transition, the outputs remain in the High-impedance state.
6. Timing depends on which enable signal is asserted last, CE or R/W.
7. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load
(Figure 2).
8. If OE = VIL during R/W controlled write cycle, the write pulse width must be the larger of tWP or (tWZ + tDW) to allow the I/O drivers to turn off and data to be
placed on the bus for the required tDW. If OE = VIH during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the
specified tWP.
9. To access RAM, CE = VIL and SEM = VIH. To access semaphore, CE = VIH and SEM = VIL. tEW must be met for either condition.
10. Refer to Chip Enable Truth Table.
8
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Timing Waveform of Semaphore Read after Write Timing, Either Side(1)
tSAA
A0-A2
VALID ADDRESS
tAW
tOH
VALID ADDRESS
tWR
tACE
tEW
SEM
tSOP
tDW
DATAOUT
VALID(2)
DATAIN VALID
DATA0
tAS
tWP
tDH
R/W
tSWRD
OE
tAOE
tSOP
Write Cycle
Read Cycle
4837 drw 09
NOTES:
1. CE = VIH or UB and LB = VIH for the duration of the above timing (both write and read cycle) (Refer to Chip Enable Truth Table).
2. "DATAOUT VALID" represents all I/O's (I/O0 - I/O17) equal to the semaphore value.
Timing Waveform of Semaphore Write Contention(1,3,4)
A0"A"-A2"A"
(2)
SIDE
"A"
MATCH
R/W"A"
SEM"A"
tSPS
A0"B"-A2"B"
(2)
SIDE
"B"
MATCH
R/W"B"
SEM"B"
4837 drw 10
NOTES:
1. DOR = DOL = VIL, CEL = CER = VIH, or both UB and LB = VIH (Refer to Chip Enable Truth Table).
2. All timing is the same for left and right ports. Port "A" may be either left or right port. "B" is the opposite from port "A".
3. This parameter is measured from R/W"A" or SEM"A" going HIGH to R/W"B" or SEM"B" going HIGH.
4. If tSPS is not satisfied, the semaphore will fall positively to one side or the other, but there is no guarantee which side will obtain the flag.
9
6.42
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
AC Electrical Characteristics Over the
Operating Temperature and Supply Voltage Range
Symbol
Parameter
7038L15
Com'l Only
7038L20
Com'l & Ind
Min.
Max.
Min.
Max.
Unit
BUSY TIMING (M/S=VIH)
tBAA
BUSY Access Time from Address Match
____
15
____
20
ns
tBDA
BUSY Disable Time from Address Not Matched
____
15
____
20
ns
tBAC
BUSY Acce ss Time from Chip Enable Low
____
15
____
20
ns
BUSY Acce ss Time from Chip Enable High
____
15
____
17
ns
5
____
5
____
ns
____
15
____
17
ns
12
____
15
____
ns
0
____
0
____
ns
12
____
15
____
ns
____
30
____
45
ns
____
25
____
30
ns
tBDC
tAPS
Arbitration Priority Set-up Time
tBDD
BUSY Disable to Valid Data(3)
tWH
(2)
(5)
Write Hold After BUSY
BUSY TIMING (M/S=VIL)
tWB
tWH
BUSY Input to Write(4)
(5)
Write Hold After BUSY
PORT-TO-PORT DELAY TIMING
tWDD
tDDD
Write Pulse to Data Delay(1)
Write Data Valid to Read Data Delay
(1)
4837 tbl 14
NOTES:
1. Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Write with Port-to-Port Read and BUSY (M/S = VIH)".
2. To ensure that the earlier of the two ports wins.
3. tBDD is a calculated parameter and is the greater of 0, tWDD – tWP (actual) or tDDD – tDW (actual).
4. To ensure that the write cycle is inhibited on port "B" during contention on port "A".
5. To ensure that a write cycle is completed on port "B" after contention on port "A".
10
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Timing Waveform of Write with Port-to-Port Read and BUSY (M/S = VIH)(2,4,5)
tWC
ADDR"A"
MATCH
tWP
R/W"A"
tDH
tDW
DATAIN "A"
VALID
tAPS
(1)
ADDR"B"
MATCH
tBDA
tBDD
BUSY"B"
tWDD
DATAOUT "B"
VALID
tDDD
(3)
NOTES:
1. To ensure that the earlier of the two ports wins. tAPS is ignored for M/S = VIL (SLAVE).
2. CEL = CER = VIL, refer to Chip Enable Truth Table.
3. OE = VIL for the reading port.
4. If M/S = VIL (SLAVE), BUSY is an input. Then for this example BUSY "A" = VIH and BUSY "B" input is shown above.
5. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A".
Timing Waveform of Write with BUSY (M/S = VIL)
tWP
R/W"A"
tWB(3)
BUSY"B"
tWH (1)
R/W"B"
(2)
4837 drw 12
NOTES:
1. tWH must be met for both BUSY input (SLAVE) and output (MASTER).
2. BUSY is asserted on port "B" blocking R/W"B", until BUSY"B" goes HIGH.
3. tWB is only for the 'Slave' version.
11
6.42
.
4837 drw 11
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Waveform of BUSY Arbitration Controlled by CE Timing (M/S = VIH)(1,3)
ADDR"A"
and "B"
ADDRESSES MATCH
CE"A"
tAPS
(2)
CE"B"
tBAC
tBDC
BUSY"B"
4837 drw 13
Waveform of BUSY Arbitration Cycle Controlled by Address Match
Timing (M/S = VIH)(1)
ADDR"A"
ADDRESS "N"
tAPS
ADDR"B"
(2)
MATCHING ADDRESS "N"
tBAA
tBDA
BUSY"B"
4837 drw 14
NOTES:
1. All timing is the same for left and right ports. Port “A” may be either the left or right port. Port “B” is the port opposite from port “A”.
2. If tAPS is not satisfied, the BUSY signal will be asserted on one side or another but there is no guarantee on which side BUSY will be asserted.
3. Refer to Chip Enable Truth Table.
AC Electrical Characteristics Over the
Operating Temperature and Supply Voltage Range
7038L15
Com'l Only
Symbol
Parameter
7038L20
Com'l & Ind
Min.
Max.
Min.
Max.
Unit
INTERRUPT TIMING
tAS
Address Set-up Time
0
____
0
____
ns
tWR
Write Recovery Time
0
____
0
____
ns
tINS
Interrupt Set Time
____
15
____
20
ns
tINR
Interrupt Reset Time
____
15
____
20
ns
4837 tbl 15
12
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Waveform of Interrupt Timing(1,5)
tWC
ADDR"A"
INTERRUPT SET ADDRESS
tAS
(2)
(3)
tWR
(4)
CE"A"
R/W"A"
tINS (3)
INT"B"
4837 drw 15
tRC
ADDR"B"
INTERRUPT CLEAR ADDRESS
(2)
tAS (3)
CE"B"
OE"B"
tINR (3)
INT"B"
4837 drw 16
NOTES:
1. All timing is the same for left and right ports. Port “A” may be either the left or right port. Port “B” is the port opposite from port “A”.
2. See Interrupt Truth Table.
3. Timing depends on which enable signal (CE or R/W) is asserted last.
4. Timing depends on which enable signal (CE or R/W) is de-asserted first.
5. Refer to Chip Enable Truth Table.
Truth Table IV — Interrupt Flag(1,4,5)
Left Port
R/WL
L
X
X
X
CEL
L
X
X
L
OEL
X
X
X
L
Right Port
A15L-A0L
FFFF
INTL
X
R/WR
X
CER
X
OER
X
A15R-A0R
X
INTR
Function
(2)
Set Right INTR Flag
(3)
L
X
X
X
L
L
FFFF
H
Reset Right INTR Flag
X
(3)
L
L
X
FFFE
X
Set Left INTL Flag
(2)
X
X
X
X
X
Reset Left INTL Flag
FFFE
L
H
4837 tbl 16
NOTES:
1. Assumes BUSYL = BUSYR =VIH.
2. If BUSYL = VIL, then no change.
3. If BUSYR = VIL, then no change.
4. INTL and INTR must be initialized at power-up.
5. Refer to Chip Enable Truth Table.
13
6.42
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Truth Table V —Address BUSY
Arbitration(4)
Inputs
Outputs
CEL
CER
AOL-A15L
AOR-A15R
BUSYL(1)
BUSYR(1)
Function
X
X
NO MATCH
H
H
Normal
H
X
MATCH
H
H
Normal
X
H
MATCH
H
H
Normal
L
L
MATCH
(2)
(2)
Write
Inhibit(3)
4837 tbl 17
NOTES:
1. Pins BUSYL and BUSYR are both outputs when the part is configured as a master. Both are inputs when configured as a slave. BUSY outputs on the IDT7038 are
push-pull, not open drain outputs. On slaves the BUSY input internally inhibits writes.
2. "L" if the inputs to the opposite port were stable prior to the address and enable inputs of this port. "H" if the inputs to the opposite port became stable after the address
and enable inputs of this port. If tAPS is not met, either BUSYL or BUSYR = LOW will result. BUSYL and BUSYR outputs can not be LOW simultaneously.
3. Writes to the left port are internally ignored when BUSYL outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored
when BUSYR outputs are driving LOW regardless of actual logic level on the pin.
4. Refer to Chip Enable Truth Table.
Truth Table VI — Example of Semaphore Procurement Sequence(1,2,3)
Functions
D0 - D17 Left
D0 - D17 Right
Status
No Action
1
1
Semaphore free
Left Port Writes "0" to Semaphore
0
1
Left port has semaphore token
Right Port Writes "0" to Semaphore
0
1
No change. Right side has no write access to semaphore
Left Port Writes "1" to Semaphore
1
0
Right port obtains semaphore token
Left Port Writes "0" to Semaphore
1
0
No change. Left port has no write access to semaphore
Right Port Writes "1" to Semaphore
0
1
Left port obtains semaphore token
Left Port Writes "1" to Semaphore
1
1
Semaphore free
Right Port Writes "0" to Semaphore
1
0
Right port has semaphore token
Right Port Writes "1" to Semaphore
1
1
Semaphore free
Left Port Writes "0" to Semaphore
0
1
Left port has semaphore token
Left Port Writes "1" to Semaphore
1
1
Semaphore free
NOTES:
1. This table denotes a sequence of events for only one of the eight semaphores on the IDT7038.
2. There are eight semaphore flags written to via I/O0 and read from all I/O's (I/O0-I/O17). These eight semaphores are addressed by A0-A2.
3. CE = VIH, SEM = VIL to access the semaphores. Refer to the Semaphore Read/Write Control Truth Table.
Functional Description
The IDT7038 provides two ports with separate control, address and
I/O pins that permit independent access for reads or writes to any location
in memory. The IDT7038 has an automatic power down feature controlled
by CE. The CE0 and CE1 control the on-chip power down circuitry that
permits the respective port to go into a standby mode when not selected
(CE = HIGH). When a port is enabled, access to the entire memory array
is permitted.
Interrupts
If the user chooses the interrupt function, a memory location (mail box
or message center) is assigned to each port. The left port interrupt flag
4837 tbl 18
(INTL) is asserted when the right port writes to memory location FFFE
(HEX), where a write is defined as CER = R/WR = VIL per Truth Table
IV. The left port clears the interrupt through access of address location
FFFE when CEL = OEL = VIL, R/W is a "don't care". Likewise, the right
port interrupt flag (INTR) is asserted when the left port writes to memory
location FFFF (HEX) and to clear the interrupt flag (INTR), the right port
must read the memory location FFFF. The message (18 bits) at FFFE
or FFFF is user-defined since it is an addressable SRAM location. If the
interrupt function is not used, address locations FFFE and FFFF are not
used as mail boxes, but as part of the random access memory. Refer to
Table IV for the interrupt operation.
14
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Busy Logic
Busy Logic provides a hardware indication that both ports of the RAM
have accessed the same location at the same time. It also allows one of the
two accesses to proceed and signals the other side that the RAM is “busy”.
The BUSY pin can then be used to stall the access until the operation on
the other side is completed. If a write operation has been attempted from
the side that receives a BUSY indication, the write signal is gated internally
to prevent the write from proceeding.
The use of BUSY logic is not required or desirable for all applications.
In some cases it may be useful to logically OR the BUSY outputs together
and use any BUSY indication as an interrupt source to flag the event of
an illegal or illogical operation. If the write inhibit function of BUSY logic is
not desirable, the BUSY logic can be disabled by placing the part in slave
mode with the M/S pin. Once in slave mode the BUSY pin operates solely
as a write inhibit input pin. Normal operation can be programmed by tying
the BUSY pins HIGH. If desired, unintended write operations can be
prevented to a port by tying the BUSY pin for that port LOW.
The BUSY outputs on the IDT7038 RAM in master mode, are pushpull type outputs and do not require pull up resistors to operate. If these
RAMs are being expanded in depth, then the BUSY indication for the
resulting array requires the use of an external AND gate.
A16
CE0
MASTER
Dual Port RAM
CE0
SLAVE
Dual Port RAM
BUSYL
BUSYL
BUSYR
BUSYR
CE1
MASTER
Dual Port RAM
CE1
SLAVE
Dual Port RAM
BUSYL
BUSYL
BUSYR
BUSYR
,
4837 drw 17
Figure 3. Busy and chip enable routing for both width and depth
expansion with IDT7038 RAMs.
Width Expansion Busy Logic
Master/Slave Arrays
When expanding an IDT7038 RAM array in width while using BUSY
logic, one master part is used to decide which side of the RAMs array will
receive a BUSY indication, and to output that indication. Any number of
slaves to be addressed in the same address range as the master, use
the BUSY signal as a write inhibit signal. Thus on the IDT7038 RAM the
BUSY pin is an output if the part is used as a master (M/S pin = VIH), and
the BUSY pin is an input if the part used as a slave (M/S pin = VIL) as shown
in Figure 3.
If two or more master parts were used when expanding in width, a split
decision could result with one master indicating BUSY on one side of the
array and another master indicating BUSY on one other side of the array.
This would inhibit the write operations from one port for part of a word and
inhibit the write operations from the other port for the other part of the word.
The BUSY arbitration, on a master, is based on the chip enable and
address signals only. It ignores whether an access is a read or write. In
a master/slave array, both address and chip enable must be valid long
enough for a BUSY flag to be output from the master before the actual write
pulse can be initiated with the R/W signal. Failure to observe this timing can
result in a glitched internal write inhibit signal and corrupted data in the
slave.
Semaphores
The IDT7038 is an extremely fast Dual-Port 64K x 18 CMOS Static
RAM with an additional 8 address locations dedicated to binary semaphore
flags. These flags allow either processor on the left or right side of the DualPort RAM to claim a privilege over the other processor for functions defined
by the system designer’s software. As an example, the semaphore can
be used by one processor to inhibit the other from accessing a portion of
the Dual-Port RAM or any other shared resource.
The Dual-Port RAM features a fast access time, and both ports are
completely independent of each other. This means that the activity on the
left port in no way slows the access time of the right port. Both ports are
identical in function to standard CMOS Static RAM and can be read from,
or written to, at the same time with the only possible conflict arising from the
simultaneous writing of, or a simultaneous READ/WRITE of, a nonsemaphore location. Semaphores are protected against such ambiguous
situations and may be used by the system program to avoid any conflicts
in the non-semaphore portion of the Dual-Port RAM. These devices have
an automatic power-down feature controlled by CE, the Dual-Port RAM
enable, and SEM, the semaphore enable. The CE and SEM pins control
on-chip power down circuitry that permits the respective port to go into
standby mode when not selected. This is the condition which is shown in
Truth Table II where CE and SEM are both HIGH.
Systems which can best use the IDT7038 contain multiple processors
or controllers and are typically very high-speed systems which are
software controlled or software intensive. These systems can benefit from
a performance increase offered by the IDT7038s hardware semaphores,
which provide a lockout mechanism without requiring complex programming.
Software handshaking between processors offers the maximum in
system flexibility by permitting shared resources to be allocated in varying
configurations. The IDT7038 does not use its semaphore flags to control
any resources through hardware, thus allowing the system designer total
flexibility in system architecture.
An advantage of using semaphores rather than the more common
methods of hardware arbitration is that wait states are never incurred in
either processor. This can prove to be a major advantage in very highspeed systems.
How the Semaphore Flags Work
The semaphore logic is a set of eight latches which are independent
of the Dual-Port RAM. These latches can be used to pass a flag, or token,
from one port to the other to indicate that a shared resource is in use. The
semaphores provide a hardware assist for a use assignment method
called “Token Passing Allocation.” In this method, the state of a semaphore
latch is used as a token indicating that shared resource is in use. If the left
processor wants to use this resource, it requests the token by setting the
latch. This processor then verifies its success in setting the latch by reading
it. If it was successful, it proceeds to assume control over the shared
resource. If it was not successful in setting the latch, it determines that the
right side processor has set the latch first, has the token and is using the
shared resource. The left processor can then either repeatedly request
that semaphore’s status or remove its request for that semaphore to perform
another task and occasionally attempt again to gain control of the token via
15
6.42
7038L
High-Speed 64K x 18 Dual-Port Static RAM
the set and test sequence. Once the right side has relinquished the token,
the left side should succeed in gaining control.
The semaphore flags are active LOW. A token is requested by writing
a zero into a semaphore latch and is released when the same side writes
a one to that latch.
The eight semaphore flags reside within the IDT7038 in a separate
memory space from the Dual-Port RAM. This address space is accessed by placing a LOW input on the SEM pin (which acts as a chip select
for the semaphore flags) and using the other control pins (Address, CE,
and R/W) as they would be used in accessing a standard Static RAM.
Each of the flags has a unique address which can be accessed by either
side through address pins A0 – A2. When accessing the semaphores,
none of the other address pins has any effect.
When writing to a semaphore, only data pin D0 is used. If a LOW level
is written into an unused semaphore location, that flag will be set to a zero
on that side and a one on the other side (see Table VI). That semaphore
can now only be modified by the side showing the zero. When a one is
written into the same location from the same side, the flag will be set to a
one for both sides (unless a semaphore request from the other side is
pending) and then can be written to by both sides. The fact that the side
which is able to write a zero into a semaphore subsequently locks out writes
from the other side is what makes semaphore flags useful in interprocessor
communications. (A thorough discussion on the use of this feature follows
shortly.) A zero written into the same location from the other side will be
stored in the semaphore request latch for that side until the semaphore is
freed by the first side.
When a semaphore flag is read, its value is spread into all data bits so
that a flag that is a one reads as a one in all data bits and a flag containing
a zero reads as all zeros. The read value is latched into one side’s output
register when that side's semaphore select (SEM) and output enable (OE)
signals go active. This serves to disallow the semaphore from changing
state in the middle of a read cycle due to a write cycle from the other side.
Because of this latch, a repeated read of a semaphore in a test loop must
cause either signal (SEM or OE) to go inactive or the output will never
change.
A sequence WRITE/READ must be used by the semaphore in order
to guarantee that no system level contention will occur. A processor
requests access to shared resources by attempting to write a zero into a
semaphore location. If the semaphore is already in use, the semaphore
request latch will contain a zero, yet the semaphore flag will appear as one,
a fact which the processor will verify by the subsequent read (see Table
VI). As an example, assume a processor writes a zero to the left port at
a free semaphore location. On a subsequent read, the processor will verify
that it has written successfully to that location and will assume control over
the resource in question. Meanwhile, if a processor on the right side
attempts to write a zero to the same semaphore flag it will fail, as will be
verified by the fact that a one will be read from that semaphore on the right
Industrial and Commercial Temperature Ranges
side during subsequent read. Had a sequence of READ/WRITE been
used instead, system contention problems could have occurred during
the gap between the read and write cycles.
It is important to note that a failed semaphore request must be followed
by either repeated reads or by writing a one into the same location. The
reason for this is easily understood by looking at the simple logic diagram
of the semaphore flag in Figure 4. Two semaphore request latches feed
into a semaphore flag. Whichever latch is first to present a zero to the
semaphore flag will force its side of the semaphore flag LOW and the other
side HIGH. This condition will continue until a one is written to the same
semaphore request latch. Should the other side’s semaphore request latch
have been written to a zero in the meantime, the semaphore flag will flip
L PORT
R PORT
SEMAPHORE
REQUEST FLIP FLOP
D0
D
Q
SEMAPHORE
REQUEST FLIP FLOP
Q
D
WRITE
SEMAPHORE
READ
D0
WRITE
SEMAPHORE
READ
4837 drw 18
Figure 4. IDT7038 Semaphore Logic
over to the other side as soon as a one is written into the first side’s request
latch. The second side’s flag will now stay LOW until its semaphore
request latch is written to a one. From this it is easy to understand that, if
a semaphore is requested and the processor which requested it no longer
needs the resource, the entire system can hang up until a one is written
into that semaphore request latch.
The critical case of semaphore timing is when both sides request a
single token by attempting to write a zero into it at the same time. The
semaphore logic is specially designed to resolve this problem. If simultaneous requests are made, the logic guarantees that only one side receives
the token. If one side is earlier than the other in making the request, the first
side to make the request will receive the token. If both requests arrive at
the same time, the assignment will be arbitrarily made to one port or the
other.
One caution that should be noted when using semaphores is that
semaphores alone do not guarantee that access to a resource is secure.
As with any powerful programming technique, if semaphores are misused
or misinterpreted, a software error can easily happen.
Initialization of the semaphores is not automatic and must be handled
via the initialization program at power-up. Since any semaphore request
flag which contains a zero must be reset to a one, all semaphores on both
sides should have a one written into them at initialization from both sides
to assure that they will be free when needed.
16
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Ordering Information
IDT XXXXX
Device
Type
A
A
999
A
Power
Speed
Package
A
A
Process/
Temperature
Range
Blank
8
Tray
Tape & Reel
Blank
I (1)
Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
G
Green
PF
100-pin TQFP (PNG100)
15
20
Commercial Only
Industrial Only
L
Low Power
7038
1152K (64K x 18) Dual-Port RAM
,
Speed in nanoseconds
4837 drw 19
NOTES:
1. Industrial temperature range is available.
For specific speeds, packages and powers contact your sales office.
2. LEAD FINISH (SnPb) parts are Obsolete. Product Discontinuation Notice - PDN# SP-17-02
Note that information regarding recently obsoleted parts is included in this datasheet for customer convenience
Orderable Part Information
Speed
(ns)
Orderable Part ID
Pkg.
Code
Pkg.
Type
Temp.
Grade
15
7038L15PFG
PNG100
TQFP
C
7038L15PFG8
PNG100
TQFP
C
20
7038L20PFGI
PNG100
TQFP
I
7038L20PFGI8
PNG100
TQFP
I
17
6.42
7038L
High-Speed 64K x 18 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Datasheet Document History
09/30/99:
11/10/99:
01/12/01:
11/19/01:
01/29/09:
02/05/15:
06/08/18:
06/11/19:
Initial Public Release
Replaced IDT logo
Page 3 Increased storage temperature parameter
Clarified TA parameter
Page 5 DC Electrical parameters–changed wording from open to disabled
Page 14 Added IV to Truth Table in "Interrupt" paragraph
Changed ±200mV to 0mV in notes
Removed Preliminary status
Page 2 Added date revision for pin configuration
Pages 3, 5, 7, 10 & 12 Removed Industrial temp footnote from all tables
Pages 5, 7, 10 & 12 Added Industrial temp for 20ns speed to DC and AC Electrical Characteristics
Page 17 Added Industrial temp offering to 20ns ordering information
Pages 1 & 17 Replaced TM logo with ® logo
Page 17 Removed "IDT" from orderable part number
Page 1 Added green availability to features
Page 2 Removed IDT in reference to fabrication
Page 17 Added Green and Tape & Reel indicators to ordering information
Page 2 & 17The package code PN100-1 changed to PN100 to match standard package codes
Page 15 & 16 Corrected some text typos
Product Discontinuation Notice - PDN# SP-17-02
Last time buy expires June 15, 2018
Page 1 & 17 Updated Commercial speed grade offering in Features & Ordering Information
Page 2 Changed diagram for the PNG100 pin configuration by rotating package pin labels and pin numbers
90 degrees counter clockwise to reflect pin 1 orientation and added pin 1 dot at pin 1
Aligned the top and bottom pin labels in the standard direction
Added IDT logo to the PNG100 pin configuration and changed the text to be in alignment with the new diagram marking specs
Updated footnote reference for PNG100
Page 2 & 17 The package code PN100 changed to PNG100 to match standard package code
Page 17 Revised LEAD FINISH note to indicate Obsolete
Page 17 Added Orderable Part Information
CORPORATE HEADQUARTERS
6024 Silver Creek Valley Road
San Jose, CA 95138
for SALES:
800-345-7015 or 408-284-8200
fax: 408-284-2775
www.idt.com
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
18
for Tech Support:
408-284-2794
DualPortHelp@idt.com
IMPORTANT NOTICE AND DISCLAIMER
RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES (“RENESAS”) PROVIDES TECHNICAL
SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING
REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND
OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED,
INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A
PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible
for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3)
ensuring your application meets applicable standards, and any other safety, security, or other requirements. These
resources are subject to change without notice. Renesas grants you permission to use these resources only for
development of an application that uses Renesas products. Other reproduction or use of these resources is strictly
prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property.
Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims,
damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject
to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources
expands or otherwise alters any applicable warranties or warranty disclaimers for these products.
(Rev.1.0 Mar 2020)
Corporate Headquarters
Contact Information
TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com
For further information on a product, technology, the most
up-to-date version of a document, or your nearest sales
office, please visit:
www.renesas.com/contact/
Trademarks
Renesas and the Renesas logo are trademarks of Renesas
Electronics Corporation. All trademarks and registered
trademarks are the property of their respective owners.
© 2020 Renesas Electronics Corporation. All rights reserved.