71124
CMOS Static RAM
1 Meg (128K x 8-Bit)
Revolutionary Pinout
Features
◆
◆
◆
◆
◆
◆
◆
Description
128K x 8 advanced high-speed CMOS static RAM
JEDEC revolutionary pinout (center power/GND) for
reduced noise.
Equal access and cycle times
– Commercial: 12/15/20ns
– Industrial: 15/20ns
One Chip Select plus one Output Enable pin
Bidirectional inputs and outputs directly TTL-compatible
Low power consumption via chip deselect
Available in a 32-pin 400 mil Plastic SOJ.
The IDT71124 is a 1,048,576-bit high-speed static RAM organized as
128K x 8. It is fabricated using high-performance, high-reliability CMOS
technology. This state-of-the-art technology, combined with innovative
circuit design techniques, provides a cost-effective solution for high-speed
memory needs. The JEDEC centerpower/GND pinout reduces noise
generation and improves system performance.
The IDT71124 has an output enable pin which operates as fast as 6ns,
with address access times as fast as 12ns available. All bidirectional inputs
and outputs of the IDT71124 are TTL-compatible and operation is from
a single 5V supply. Fully static asynchronous circuitry is used; no clocks
or refreshes are required for operation.
The IDT71124 is packaged in a 32-pin 400 mil Plastic SOJ.
Functional Block Diagram
A0
•
•
•
ADDRESS
DECODER
•
•
•
1,048,576-BIT
MEMORY ARRAY
A16
I/O0 - I/O7
8
8
•
I/O CONTROL
,
8
WE
OE
CS
CONTROL
LOGIC
3514 drw 01
1
Feb.27.20
71124 CMOS Static RAM
1 Meg (128K x 8-bit) Revolutionary Pinout
Commercial and Industrial Temperature Ranges
Pin Configuration
Absolute Maximum Ratings(1)
Symbol
A0
A1
A2
A3
CS
I/O0
I/O1
VCC
GND
I/O2
I/O3
WE
A4
A5
A6
A7
1
2
3
4
5 71124
6 PBG32
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
A16
A15
A14
A13
OE
I/O7
I/O6
GND
VCC
I/O5
I/O4
A12
A11
A10
A9
A8
,
Rating
Value
Unit
V
VTERM (2)
Terminal Voltage with
Respect to GND
-0.5 to +7.0(2)
TA
Operating Temperature
0 to +70
o
TBIAS
Temperature
Under Bias
-55 to +125
o
TSTG
Storage
Temperature
-55 to +125
o
PT
Power Dissipation
1.25
W
IOUT
DC Output Current
50
mA
C
C
C
3514 tbl 02
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may
cause permanent damage to the device. This is a stress rating only and functional
operation of the device at these or any other conditions above those indicated in the
operational sections of this specification is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect reliability.
2. VTERM must not exceed Vcc + 0.5V.
3514 drw 02
SOJ
Top View
Capacitance
(TA = +25°C, f = 1.0MHz)
Truth Table
(1,2)
CS
OE
WE
I/O
L
L
H
DATAOUT
Read Data
L
X
L
DATAIN
Write Data
L
H
H
High-Z
Output Disabled
H
X
X
High-Z
Deselected - Standby (I SB)
VHC(3)
X
X
High-Z
Deselected - Standby (I SB1 )
NOTES:
1. H = VIH, L = VIL, x = Don't care.
2. VLC = 0.2V, VHC = VCC -0.2V.
3. Other inputs ≥ VHC or ≤ VLC.
Parameter(1)
Symbol
Function
CIN
Input Capacitance
CI/O
I/O Capacitance
Conditions
Max.
Unit
VIN = 3dV
8
pF
VOUT = 3dV
8
pF
3514 tbl 03
NOTE:
1. This parameter is guaranteed by device characterization, but is not production tested.
3514 tbl 01
Recommended Operating
Temperature and Supply Voltage
Grade
Temperature
GND
VCC
Commercial
0°C to +70°C
0V
5.0V ± 10%
Industrial
–40°C to +85°C
0V
5.0V ± 10%
3514 tbl 04
Recommended DC Operating
Conditions
Symbol
Parameter
VCC
Supply Voltage
GND
Ground
VIH
Input High Voltage
VIL
Input Low Voltage
Min.
Typ.
Max.
Unit
4.5
5.0
5.5
V
0
0
0
V
2.2
____
VCC +0.5
V
____
0.8
(1)
-0.5
NOTE:
1. VIL (min.) = –1.5V for pulse width less than 10ns, once per cycle.
6.42
2
Feb.27.20
V
3514 tbl 05
71124 CMOS Static RAM
1 Meg (128K x 8-bit) Revolutionary Pinout
Commercial and Industrial Temperature Ranges
DC Electrical Characteristics
(VCC = 5.0V ± 10%, Commercial and Industrial Temperature Ranges)
Symbol
Parameter
Test Conditions
Min.
Max.
Unit
5
µA
|ILI|
Input Leakage Current
VCC = Max., VIN = GND to VCC
___
|ILO|
Output Leakage Current
VCC = Max., CS = VIH, VOUT = GND to VCC
___
5
µA
VOL
Output Low Voltage
IOL = 8mA, VCC = Min.
___
0.4
V
VOH
Output High Voltage
IOH = –4mA, VCC = Min.
2.4
___
V
3514 tbl 06
DC Electrical Characteristics(1)
(VCC = 5.0V ± 10%, VLC = 0.2V, VHC = VCC – 0.2V)
71124S12
Symbol
Parameter
71124S15
71124S20
Com'l.
Com'l.
Ind.
Com'l.
Ind.
Unit
ICC
Dynamic Operating Current
CS < VIL, Outputs Open, V CC = Max., f = fMAX(2)
160
155
155
140
140
mA
ISB
Standby Power Supply Current (TTL Level)
CS > VIH, Outputs Open, V CC = Max., f = fMAX(2)
40
40
40
40
40
mA
ISB1
Full Standby Power Supply Current (CMOS Level)
CS > VHC, Outputs Open, V CC = Max., f = 0(2)
VIN < VLC or VIN > VHC
10
10
10
10
10
mA
3514 tbl 07
NOTES:
1. All values are maximum guaranteed values.
2. fMAX = 1/tRC (all address inputs are cycling at fMAX); f = 0 means no address input lines are changing.
AC Test Conditions
Input Pulse Levels
GND to 3.0V
Input Rise/Fall Times
3ns
Input Timing Reference Levels
1.5V
Output Reference Levels
1.5V
AC Test Load
See Figure 1 and 2
3514 tbl 08
AC Test Loads
5V
5V
480Ω
480Ω
DATA OUT
DATA OUT
30pF
255Ω
.
5pF*
255Ω
3514 drw 04
3514 drw 03
*Including jig and scope capacitance.
Figure 1. AC Test Load
Figure 2. AC Test Load
(for tCLZ, tOLZ, tCHZ, tOHZ, tOW, and tWHZ)
6.42
3
Feb.27.20
.
71124 CMOS Static RAM
1 Meg (128K x 8-bit) Revolutionary Pinout
Commercial and Industrial Temperature Ranges
AC Electrical Characteristics
(VCC = 5.0V ± 10%, Commercial and Industrial Temperature Ranges)
71124S12(2)
Symbol
Parameter
71124S15
71124S20
Min.
Max.
Min.
Max.
Min.
Max.
Unit
READ CYCLE
tRC
Read Cycle Time
12
____
15
____
20
____
ns
tAA
Address Access Time
____
12
____
15
____
20
ns
tACS
Chip Select Access Time
____
12
____
15
____
20
ns
tCLZ(1)
Chip Select to Output in Low-Z
3
____
3
____
3
____
ns
tCHZ
Chip Deselect to Output in High-Z
0
6
0
7
0
8
ns
tOE
Output Enable to Output Valid
____
6
____
7
____
8
ns
tOLZ(1)
Output Enable to Output in Low-Z
0
____
0
____
0
____
ns
tOHZ(1)
Output Disable to Output in High-Z
0
5
0
5
0
7
ns
tOH
Output Hold from Address Change
4
____
4
____
4
____
ns
tPU(1)
Chip Select to Power-Up Time
0
____
0
____
0
____
ns
tPD(1)
Chip Deselect to Power-Down Time
____
12
____
15
____
20
ns
tWC
Write Cycle Time
12
____
15
____
20
____
ns
tAW
Address Valid to End of Write
8
____
12
____
15
____
ns
tCW
Chip Select to End of Write
8
____
12
____
15
____
ns
tAS
Address Set-up Time
0
____
0
____
0
____
ns
tWP
Write Pulse Width
8
____
12
____
15
____
ns
tWR
Write Recovery Time
0
____
0
____
0
____
ns
tDW
Data Valid to End-of-Write
6
____
8
____
9
____
ns
tDH
Data Hold Time
0
____
0
____
0
____
ns
tOW
Output active from End-of-Write
3
____
3
____
4
____
ns
tWHZ(1)
Write Enable to Output in High-Z
0
5
0
5
0
8
ns
(1)
WRITE CYCLE
(1)
3514 tbl 09
NOTES:
1. This parameter guaranteed with the AC load (Figure 2) by device characterization, but is not production tested.
2. There is no industrial temperature offering for the 12ns speed grade.
6.42
4
Feb.27.20
71124 CMOS Static RAM
1 Meg (128K x 8-bit) Revolutionary Pinout
Commercial and Industrial Temperature Ranges
Timing Waveform of Read Cycle No. 1(1)
tRC
ADDRESS
tAA
OE
tOE
CS
tOLZ
tCLZ
DATAOUT
VCC SUPPLY ICC
CURRENT ISB
(5)
(5)
tACS
(3)
tCHZ
HIGH IMPEDANCE
(5)
tOHZ (5)
.
DATAOUT VALID
tPD
tPU
3514 drw 05
Timing Waveform of Read Cycle No. 2(1,2,4)
tRC
ADDRESS
tAA
tOH
DATAOUT
tOH
PREVIOUS DATAOUT VALID
.
DATAOUT VALID
3514 drw 06
NOTES:
1. WE is HIGH for Read Cycle.
2. Device is continuously selected, CS is LOW.
3. Address must be valid prior to or coincident with the later of CS transition LOW; otherwise tAA is the limiting parameter.
4. OE is LOW.
5. Transition is measured ±200mV from steady state.
6.42
5
Feb.27.20
71124 CMOS Static RAM
1 Meg (128K x 8-bit) Revolutionary Pinout
Commercial and Industrial Temperature Ranges
Timing Waveform of Write Cycle No. 1 (WE Controlled Timing)(1,2,4)
tWC
ADDRESS
tAW
CS
tWR
tAS
tWP
(2)
.
WE
tWHZ
(5)
tOW
(5)
HIGH IMPEDANCE
(3)
DATAOUT
(3)
tDH
tDW
DATAIN
tCHZ (5)
DATAIN VALID
3514 drw 07
Timing Waveform of Write Cycle No. 2 (CS Controlled Timing)(1,4)
tWC
ADDRESS
tAW
CS
tAS
tCW
tWR
.
WE
tDW
tDH
DATAIN VALID
DATAIN
3514 drw 08
NOTES:
1. A write occurs during the overlap of a LOW CS and a LOW WE.
2. OE is continuously HIGH. During a WE controlled write cycle with OE LOW, tWP must be greater than or equal to tWHZ + tDW to allow the I/O drivers to turn off and data to be placed
on the bus for the required tDW. If OE is HIGH during a WE controlled write cycle, this requirement does not apply and the minimum write pulse is the specified tWP.
3. During this period, I/O pins are in the output state, and input signals must not be applied.
4. If the CS LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high impedance state. CS must be active during the tCW write period.
5. Transition is measured ±200mV from steady state.
6.42
6
Feb.27.20
71124 CMOS Static RAM
1 Meg (128K x 8-bit) Revolutionary Pinout
Commercial and Industrial Temperature Ranges
Ordering Information
71124
S
XX
X
Device
Type
Power
Speed
Package
X
X
X
Process/
Temperature
Range
Blank Tube
8
Tape and Reel
Blank Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
I(1)
G
Green
Y
400-mil SOJ (PBG32)
12*
15
20
Speed in nanoseconds
3514 drw 09
* No industrial temp on 12ns speed
NOTE:
1. Contact your local sales office for industrial temp range for other speeds, packages and powers.
Orderable Part Information
Speed
(ns)
12
15
20
Pkg.
Code
Pkg.
Type
Temp.
Grade
71124S12YG
PBG32
SOJ
C
71124S12YG8
PBG32
SOJ
C
71124S15YG
PBG32
SOJ
C
71124S15YG8
PBG32
SOJ
C
71124S15YGI
PBG32
SOJ
I
71124S15YGI8
PBG32
SOJ
I
71124S20YG
PBG32
SOJ
C
71124S20YG8
PBG32
SOJ
C
71124S20YGI
PBG32
SOJ
I
71124S20YGI8
PBG32
SOJ
I
Orderable Part ID
6.42
7
Feb.27.20
71124 CMOS Static RAM
1 Meg (128K x 8-bit) Revolutionary Pinout
Commercial and Industrial Temperature Ranges
Datasheet Document History
08/05/99:
08/13/99:
09/30/99:
02/18/00:
03/14/00:
04/01/00:
08/09/00:
02/01/01:
10/23/08:
04/02/13:
02/27/20:
Pg. 3
Pg. 4
Pg. 6
Pg. 8
Pg. 1, 3, 4, 7
Pg. 3
Pg. 3
Pg.4
Pg.7
Pg.1
Pg.3
Pg.4
Pg.7
Pg. 1-9
Pg. 2-7
Pg. 7
Pg. 7
Updated to new format
Removed military entries on DC table
Removed Note 1 and renumbered footnotes
Revised footnotes on Write Cycle No. 1 diagram
Added Datasheet Document History
Added 12ns, 15ns, and 20ns industrial temperature speed grade offerings
Revise ISB for Industrial Temperature offerings to meet commercial specifications
Revised ISB to accommodate speed functionality
Tightened tAW, tCW, tWP and tDW within the AC Electrical Characteristics
Not recommended for new designs
Removed "Not recommended for new designs"
Removed "IDT" from the orderable part number
Removed 12ns speed from the Industrial temp offering. Removed IDT in reference to fabrication
Removed the industrial 12ns speed grade information from the DC Electrical Chars table 07
Added footnote 2 to AC Electrical Chars table 09 to indicate that there is no industrial 12ns speed
Added Tape & Reel and Green designators to the ordering information. Added a footnote to the
ordering information to indicate that there is no industrial 12ns speed offering
Rebranded as Renesas datasheet
Updated package code
Added Industrial temp footnote to the Ordering Information
Added Orderable Part Information table
6.42
8
Feb.27.20
IMPORTANT NOTICE AND DISCLAIMER
RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES (“RENESAS”) PROVIDES TECHNICAL
SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING
REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND
OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED,
INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A
PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible
for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3)
ensuring your application meets applicable standards, and any other safety, security, or other requirements. These
resources are subject to change without notice. Renesas grants you permission to use these resources only for
development of an application that uses Renesas products. Other reproduction or use of these resources is strictly
prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property.
Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims,
damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject
to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources
expands or otherwise alters any applicable warranties or warranty disclaimers for these products.
(Rev.1.0 Mar 2020)
Corporate Headquarters
Contact Information
TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com
For further information on a product, technology, the most
up-to-date version of a document, or your nearest sales
office, please visit:
www.renesas.com/contact/
Trademarks
Renesas and the Renesas logo are trademarks of Renesas
Electronics Corporation. All trademarks and registered
trademarks are the property of their respective owners.
© 2020 Renesas Electronics Corporation. All rights reserved.