To all our customers
Regarding the change of names mentioned in the document, such as Mitsubishi
Electric and Mitsubishi XX, to Renesas Technology Corp.
The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas
Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog
and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.)
Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi
Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names
have in fact all been changed to Renesas Technology Corp. Thank you for your understanding.
Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been
made to the contents of the document, and these changes do not constitute any alteration to the
contents of the document itself.
Note : Mitsubishi Electric will continue the business operations of high frequency & optical devices
and power devices.
Renesas Technology Corp.
Customer Support Dept.
April 1, 2003
Ver. 1.1
MITSUBISHI LSIs
M5M51008DFP,VP,RV,KV,KR -55H, -70H
1048576-BIT(131072-WORD BY 8-BIT)CMOS STATIC RAM
DESCRIPTION
The M5M51008DP,FP,VP,RV,KV are a 1048576-bit CMOS static
RAM organized as 131072 word by 8-bit which are fabricated using
high-performance quadruple-polysilicon and double metal CMOS
technology. The use of thin film transistor (TFT) load cells and
CMOS periphery result in a high density and low power static
RAM.
They are low standby current and low operation current and ideal
for the battery back-up application.
The M5M51008DVP,RV,KV are packaged in a 32-pin thin small
outline package which is a high reliability and high density surface
mount device(SMD). Two types of devices are available.
M5M51008DVP(normal lead bend type package),
M5M51008DRV(reverse lead bend type package).Using both types
of devices, it becomes very easy to design a printed circuit board.
FEATURES
Type name
Access
time
(max)
M5M51008DFP,VP,RV,KV-55H
55ns
M5M51008DFP,VP,RV,KV-70H
70ns
Power supply current
Active
(1MHz)
(max)
stand-by
(max)
15mA
(1MHz)
20µA
(Vcc=5.5V)
Directly TTL compatible : All inputs and outputs
Easy memory expansion and power down by S1,S2
Data hold on +2V power supply
Three-state outputs : OR - tie capability
OE prevents data contention in the I/O bus
Common data I/O
Package
M5M51008DFP
············ 32pin 525mil SOP
M5M51008DVP,RV ············ 32pin 8 X 20 mm2 TSOP
M5M51008DKV
············ 32pin 8 X 13.4 mm2 TSOP
PIN CONFIGURATION (TOP VIEW)
ADDRESS
INPUTS
DATA
INPUTS/
OUTPUTS
NC 1
A16 2
A14 3
A12 4
A7 5
A6 6
A5 7
A4 8
A3 9
A2 10
A1 11
A0 12
DQ1 13
DQ2 14
DQ3 15
GND 16
VCC
ADDRESS
A15 INPUT
CHIP SELECT
S2 INPUT
CONTROL
W WRITE
INPUT
A13
A8
ADDRESS
INPUTS
A9
A11
ENABLE
OE OUTPUT
INPUT
ADDRESS
A10 INPUT
SELECT
S1 CHIP
INPUT
DQ8
DQ7
DQ6 DATA
INPUTS/
DQ5 OUTPUTS
DQ4
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
Outline 32P2M-A(FP)
A11
A9
A8
A13
W
S2
A15
VCC
NC
A16
A14
A12
A7
A6
A5
A4
1
32
2
31
3
30
4
29
5
28
6
27
7
8
26
M5M51008DVP,KV
25
9
24
10
23
11
22
12
21
13
20
14
19
15
18
16
17
OE
A10
S1
DQ8
DQ7
DQ6
DQ5
DQ4
GND
DQ3
DQ2
DQ1
A0
A1
A2
A3
APPLICATION
Outline 32P3H-E(VP), 32P3K-B(KV)
Small capacity memory units
A4
A5
A6
A7
A12
A14
A16
NC
VCC
A15
S2
W
A13
A8
A9
A11
16
17
15
18
14
19
13
20
12
21
11
22
10
23
9
24
M5M51008DRV
8
25
7
26
6
27
5
28
4
29
3
30
2
31
1
32
A3
A2
A1
A0
DQ1
DQ2
DQ3
GND
DQ4
DQ5
DQ6
DQ7
DQ8
S1
A10
OE
Outline 32P3H-F(RV)
NC : NO CONNECTION
1
Ver. 1.1
MITSUBISHI LSIs
M5M51008DFP,VP,RV,KV,KR -55H, -70H
1048576-BIT(131072-WORD BY 8-BIT)CMOS STATIC RAM
FUNCTION
The operation mode of the M5M51008D series are determined by
a combination of the device control inputs S1,S2,W and OE.
Each mode is summarized in the function table.
A write cycle is executed whenever the low level W overlaps with
the low level S 1 and the high level S2. The address must be set up
before the write cycle and must be stable during the entire cycle.
The data is latched into a cell on the trailing edge of W,S1 or
S2,whichever occurs first,requiring the set-up and hold time relative
to these edge to be maintained. The output enable input OE
directly controls the output stage. Setting the OE at a high level,
the output stage is in a high-impedance state, and the data bus
contention problem in the write cycle is eliminated.
A read cycle is executed by setting W at a high level and OE at a
low level while S1 and S2 are in an active state(S1=L,S2=H).
When setting S1 at a high level or S 2 at a low level, the chip are in
a non-selectable mode in which both reading and writing are
disabled. In this mode, the output stage is in a high- impedance
state, allowing OR-tie with other chips and memory expansion by
S1 and S2. The power supply current is reduced as low as the
stand-by current which is specified as I CC3 or ICC4, and the memory
data can be held at +2V power supply, enabling battery back-up
operation during power failure or power-down operation in the nonselected mode.
FUNCTION TABLE
S1
X
H
L
L
L
S2
L
X
H
H
H
W
X
X
L
H
H
Mode
DQ
OE
X Non selection High-impedance
X Non selection High-impedance
Din
X
Write
Dout
L
Read
High-impedance
H
ICC
Stand-by
Stand-by
Active
Active
Active
Note 1: "H" and "L" in this table mean VIH and VIL, respectively.
2: "X" in this table should be "H" or "L".
BLOCK DIAGRAM
*
A3
9
A2 10
A5
A6
A7
7
6
*
17
18
15
14
5
13
A12 4
12
A14 3
11
A16 2
10
A15 31
7
A13 28
4
A8 27
3
A9 26
2
A11 25
1
131072 WORDS
X 8 BITS
(512 ROWS
X128 COLUMNS
X 16BLOCKS)
21
13 DQ1
22
14 DQ2
23
15 DQ3
25
17 DQ4
26
18 DQ5
27
19 DQ6
28
20 DQ7
29
21 DQ8
5
WRITE
29 W CONTROL
INPUT
DATA
INPUTS/
OUTPUTS
ADDRESS
INPUTS
A4
CLOCK
GENERATOR
8
16
30
22 S1
A1 11
19
6
30 S2
32
OUTPUT
24 OE ENABLE
INPUT
8
32 VCC
24
16 GND
(0V)
A0 12
20
A10 23
31
CHIP
SELECT
INPUTS
* Pin numbers inside dotted line show those of TSOP
2
Ver. 1.1
MITSUBISHI LSIs
M5M51008DFP,VP,RV,KV,KR -55H, -70H
1048576-BIT(131072-WORD BY 8-BIT)CMOS STATIC RAM
ABSOLUTE MAXIMUM RATINGS
Symbol
Vcc
VI
VO
Pd
Topr
Tstg
Parameter
Supply voltage
Input voltage
Output voltage
Power dissipation
Operating temperature
Storage temperature
Ratings
– 0.3*~7
– 0.3*~Vcc + 0.3
Conditions
With respect to GND
Unit
V
V
V
mW
°C
°C
0~Vcc
700
Ta=25°C
0~70
– 65~150
* –3.0V in case of AC ( Pulse width ≤ 50ns )
DC ELECTRICAL CHARACTERISTICS (Ta=0~70°C, Vcc=5V±10%, unless otherwise noted)
Symbol
Parameter
VIH
High-level input voltage
VIL
Low-level input voltage
Test conditions
Limits
Typ
Min
2.2
–0.3*
IOH= –1.0mA
2.4
IOH= –0.1mA
Vcc – 0.5
Max
Unit
Vcc + 0.3
V
0.8
V
V
VOH
High-level output voltage
VOL
Low-level output voltage
IOL=2mA
0.4
V
II
Input current
VI=0~Vcc
±1
µA
IO
Output current in off-state
S1=VIH or S2=VIL or OE=VIH
VI/O=0~VCC
±1
µA
ICC1
Active supply current
(AC, MOS level)
S1 ≤ 0.2V, S2 ≥ VCC–0.2V
other inputs ≤ 0.2V or ≥ VCC–0.2V
Output-open(duty 100%)
ICC2
ICC3
ICC4
Active supply current
(AC, TTL level)
S1=VIL,S2=VIH,
other inputs=VIH or VIL
Output-open(duty 100%)
Stand-by current
1) S2 ≤ 0.2V,
other inputs=0~VCC
2) S1 ≥ VCC–0.2V,
S2 ≥ VCC–0.2V,
other inputs=0~VCC
V
55ns
39
80
70ns
34
70
1MHz
4
15
55ns
42
85
70ns
37
70
1MHz
5
15
~25°C
-H
mA
2
~40°C
6
~70°C
20
S1=VIH or S2=VIL,
other inputs=0~VCC
Stand-by current
mA
3
µA
mA
* –3.0V in case of AC ( Pulse width ≤ 50ns )
CAPACITANCE (Ta=0~70°C, Vcc=5V±10% unless otherwise noted)
Symbol
CI
CO
Parameter
Input capacitance
Output capacitance
Test conditions
FP,VP,RV,KV
FP,VP,RV,KV
VI=GND, VI=25mVrms, f=1MHz
VO=GND,VO=25mVrms, f=1MHz
Min
Limits
Typ
Max
8
10
Unit
pF
pF
Note 3: Direction for current flowing into an IC is positive (no mark).
4: Typical value is Vcc = 5V, Ta = 25°C
3
Ver. 1.1
MITSUBISHI LSIs
M5M51008DFP,VP,RV,KV,KR -55H, -70H
1048576-BIT(131072-WORD BY 8-BIT)CMOS STATIC RAM
AC ELECTRICAL CHARACTERISTICS (Ta=0~70°C, 5V±10% unless otherwise noted )
(1) MEASUREMENT CONDITIONS
Input pulse level ............... VIH=2.4V,VIL=0.6V (-70H)
VIH=3.0V,VIL=0.0V (-55H)
Input rise and fall time ...... 5ns
Reference level ................ VOH=VOL=1.5V
Output loads ..................... Fig.1, CL=100pF (-70H)
CL=30pF (-55H)
CL=5pF (for ten,tdis)
Transition is measured ± 500mV from steady
state voltage. (for ten,tdis)
VCC
1.8kΩ
DQ
990Ω
CL ( Including scope
and JIG )
Fig.1 Output load
(2) READ CYCLE
Limits
Symbol
tCR
ta(A)
ta(S1)
ta(S2)
ta(OE)
tdis(S1)
tdis(S2)
tdis(OE)
ten(S1)
ten(S2)
ten(OE)
tV(A)
Parameter
Read cycle time
Address access time
Chip select 1 access time
Chip select 2 access time
Output enable access time
Output disable time after S1 high
Output disable time after S2 low
Output disable time after OE high
Output enable time after S1 low
Output enable time after S2 high
Output enable time after OE low
Data valid time after address
-55H
Min
55
-70H
Max
Min
70
55
55
55
30
20
20
20
5
5
5
5
Unit
Max
70
70
70
35
25
25
25
10
10
5
10
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
(3) WRITE CYCLE
Symbol
tCW
tw(W)
tsu(A)
tsu(A-WH)
tsu(S1)
tsu(S2)
tsu(D)
th(D)
trec(W)
tdis(W)
tdis(OE)
ten(W)
ten(OE)
Parameter
Write cycle time
Write pulse width
Address setup time
Address setup time with respect to W
Chip select 1 setup time
Chip select 2 setup time
Data setup time
Data hold time
Write recovery time
Output disable time from W low
Output disable time from OE high
Output enable time from W high
Output enable time from OE low
Limits
-55H
-70H
Min
Max
Min
Max
55
70
45
50
0
0
50
55
50
55
50
55
25
30
0
0
0
0
20
25
20
25
5
5
5
5
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
4
Ver. 1.1
MITSUBISHI LSIs
M5M51008DFP,VP,RV,KV,KR -55H, -70H
1048576-BIT(131072-WORD BY 8-BIT)CMOS STATIC RAM
(4) TIMING DIAGRAMS
Read cycle
tCR
A0~16
ta(A)
tv (A)
ta (S1)
S1
(Note 5)
tdis (S1)
S2
(Note 5)
ta (S2)
(Note 5)
tdis (S2)
ta (OE)
(Note 5)
ten (OE)
OE
(Note 5)
tdis (OE)
(Note 5)
ten (S1)
ten (S2)
DQ1~8
DATA VALID
W = "H" level
Write cycle (W control mode)
tCW
A0~16
tsu (S1)
S1
(Note 5)
(Note 5)
S2
tsu (S2)
(Note 5)
(Note 5)
tsu (A-WH)
OE
tsu (A)
tw (W)
trec (W)
W
tdis (W)
ten(OE)
ten (W)
tdis (OE)
DQ1~8
DATA IN
STABLE
tsu (D)
th (D)
5
Ver. 1.1
MITSUBISHI LSIs
M5M51008DFP,VP,RV,KV,KR -55H, -70H
1048576-BIT(131072-WORD BY 8-BIT)CMOS STATIC RAM
Write cycle ( S1 control mode)
tCW
A0~16
tsu (A)
tsu (S1)
trec (W)
S1
S2
(Note 5)
(Note 5)
(Note 7)
W
(Note 6)
(Note 5)
(Note 5)
tsu (D)
th (D)
DATA IN
STABLE
DQ1~8
Write cycle (S2 control mode)
tCW
A0~16
S1
(Note 5)
(Note 5)
tsu (A)
tsu (S2)
trec (W)
S2
(Note 7)
W
(Note 6)
(Note 5)
(Note 5)
tsu (D)
DQ1~8
th (D)
DATA IN
STABLE
Note 5: Hatching indicates the state is "don't care".
6: Writing is executed while S2 high overlaps S1 and W low.
7: When the falling edge of W is simultaneously or prior to the falling edge of S1
or rising edge of S2, the outputs are maintained in the high impedance state.
8: Don't apply inverted phase signal externally when DQ pin is output mode.
6
Ver. 1.1
MITSUBISHI LSIs
M5M51008DFP,VP,RV,KV,KR -55H, -70H
1048576-BIT(131072-WORD BY 8-BIT)CMOS STATIC RAM
POWER DOWN CHARACTERISTICS
(1) ELECTRICAL CHARACTERISTICS (Ta=0~70°C, unless otherwise noted)
Symbol
VCC (PD)
VI (S1)
VI (S2)
ICC (PD)
Parameter
Test conditions
Min
Power down supply voltage
Chip select input S2
Power down supply current
Max
Unit
V
2.0
2.2
2.2V≤Vcc(PD)
2V≤Vcc(PD)≤2.2V
4.5V≤Vcc(PD)
Vcc(PD)