0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
R1RP0408DGE-2PR

R1RP0408DGE-2PR

  • 厂商:

    RENESAS(瑞萨)

  • 封装:

  • 描述:

    R1RP0408DGE-2PR - 4M High Speed SRAM (512-kword ®8-bit) - Renesas Technology Corp

  • 数据手册
  • 价格&库存
R1RP0408DGE-2PR 数据手册
R1RP0408D Series 4M High Speed SRAM (512-kword × 8-bit) REJ03C0112-0100Z Rev. 1.00 Mar.12.2004 Description The R1RP0408D Series is a 4-Mbit high speed static RAM organized 512-k word × 8-bit. It has realized high speed access time by employing CMOS process (6-transistor memory cell) and high speed circuit designing technology. It is most appropriate for the application which requires high speed, high density memory and wide bit width configuration, such as cache and buffer memory in system. It is packaged in 400-mil 36-pin plastic SOJ. Features • Single 5.0 V supply: 5.0 V ± 10% • Access time: 12 ns (max) • Completely static memory  No clock or timing strobe required • Equal access and cycle times • Directly TTL compatible  All inputs and outputs • Operating current: 130 mA (max) • TTL standby current: 40 mA (max) • CMOS standby current : 5 mA (max) : 1.0 mA (max) (L-version) • Data retention current: 0.5 mA (max) (L-version) • Data retention voltage: 2 V (min) (L-version) • Center VCC and VSS type pin out Rev.1.00, Mar.12.2004, page 1 of 12 R1RP0408D Series Ordering Information Type No. R1RP0408DGE-2PR R1RP0408DGE-2LR Access time 12 ns 12 ns Package 400-mil 36-pin plastic SOJ (36P0K) Pin Arrangement 36-pin SOJ A0 A1 A2 A3 A4 CS# I/O1 I/O2 VCC VSS I/O3 I/O4 WE# A5 A6 A7 A8 A9 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 (Top View) 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 NC A18 A17 A16 A15 OE# I/O8 I/O7 VSS VCC I/O6 I/O5 A14 A13 A12 A11 A10 NC Rev.1.00, Mar.12.2004, page 2 of 12 R1RP0408D Series Pin Description Pin name A0 to A18 I/O1 to I/O8 CS# OE# WE# VCC VSS NC Function Address input Data input/output Chip select Output enable Write enable Power supply Ground No connection Rev.1.00, Mar.12.2004, page 3 of 12 R1RP0408D Series Block Diagram (LSB) A14 A13 A12 A5 A6 A7 A11 A10 A3 A1 (MSB) I/O1 . . . I/O8 Internal voltage generator Row decoder 1024-row × 32-column × 16-block × 8-bit (4,194,304 bits) VCC VSS CS Column I/O Input data control Column decoder CS A8 A9 A18 A16 A17 A0 A2 A4 A15 WE# CS# (LSB) (MSB) OE# CS Rev.1.00, Mar.12.2004, page 4 of 12 R1RP0408D Series Operation Table CS# H L L L L Note: OE# × H L H L WE# × H H L L Mode Standby Output disable Read Write Write VCC current ISB, ISB1 ICC ICC ICC ICC I/O High-Z High-Z DOUT DIN DIN Ref. cycle   Read cycle (1) to (3) Write cycle (1) Write cycle (2) H: VIH, L: VIL, ×: VIH or VIL Absolute Maximum Ratings Parameter Supply voltage relative to VSS Voltage on any pin relative to VSS Power dissipation Operating temperature Storage temperature Storage temperature under bias Symbol VCC VT PT Topr Tstg Tbias Value −0.5 to +7.0 −0.5* to VCC + 0.5* 1 2 Unit V V W °C °C °C 1.0 0 to +70 −55 to +125 −10 to +85 Notes: 1. VT (min) = −2.0 V for pulse width (under shoot) ≤ 6 ns. 2. VT (max) = VCC + 2.0 V for pulse width (over shoot) ≤ 6 ns. Recommended DC Operating Conditions (Ta = 0 to +70°C) Parameter Supply voltage Symbol VCC* VSS* Input voltage Notes: 1. 2. 3. 4. VIH VIL 3 4 Min 4.5 0 2.2 −0.5* 1 Typ 5.0 0   Max 5.5 0 VCC + 0.5* 0.8 2 Unit V V V V VIL (min) = −2.0 V for pulse width (under shoot) ≤ 6 ns. VIH (max) = VCC + 2.0 V for pulse width (over shoot) ≤ 6 ns. The supply voltage with all VCC pins must be on the same level. The supply voltage with all VSS pins must be on the same level. Rev.1.00, Mar.12.2004, page 5 of 12 R1RP0408D Series DC Characteristics (Ta = 0 to +70°C, VCC = 5.0 V ± 10%, VSS = 0 V) Parameter Input leakage current Output leakage current Operation power supply current Symbol IILII IILOI ICC Min    Max 2 2 130 Unit µA µA mA Test conditions VIN = VSS to VCC VIN = VSS to VCC Min cycle CS# = VIL, lOUT = 0 mA Other inputs = VIH/VIL Min cycle, CS# = VIH, Other inputs = VIH/VIL f = 0 MHz VCC ≥ CS# ≥ VCC − 0.2 V, (1) 0 V ≤ VIN ≤ 0.2 V or (2) VCC ≥ VIN ≥ VCC − 0.2 V IOL = 8 mA IOH = −4 mA Standby power supply current ISB ISB1   40 5 mA mA * Output voltage Note: VOL VOH  2.4 1 1.0* 0.4  1 V V 1. This characteristics is guaranteed only for L-version. Capacitance (Ta = +25°C, f = 1.0 MHz) Parameter Input capacitance* Note: 1 1 Symbol CIN CI/O Min   Max 6 8 Unit pF pF Test conditions VIN = 0 V VI/O = 0 V Input/output capacitance* 1. This parameter is sampled and not 100% tested. Rev.1.00, Mar.12.2004, page 6 of 12 R1RP0408D Series AC Characteristics (Ta = 0 to +70°C, VCC = 5.0 V ± 10%, unless otherwise noted.) Test Conditions • Input pulse levels: 3.0 V/0.0 V • Input rise and fall time: 3 ns • Input and output timing reference levels: 1.5 V • Output load: See figures (Including scope and jig) 1.5 V RL = 50 Ω DOUT 30 pF 255 Ω 5 pF 5V 480 Ω DOUT Zo = 50 Ω Output load (A) Output load (B) (for tCLZ, tOLZ, tCHZ, tOHZ, tWHZ, and tOW) Read Cycle R1RP0408D -2 Parameter Read cycle time Address access time Chip select access time Output enable to output valid Output hold from address change Chip select to output in low-Z Output enable to output in low-Z Chip deselect to output in high-Z Output disable to output in high-Z Symbol tRC tAA tACS tOE tOH tCLZ tOLZ tCHZ tOHZ Min 12    3 3 0   Max  12 12 6    6 6 Unit ns ns ns ns ns ns ns ns ns 1 1 1 1 Notes Rev.1.00, Mar.12.2004, page 7 of 12 R1RP0408D Series Write Cycle R1RP0408D -2 Parameter Write cycle time Address valid to end of write Chip select to end of write Write pulse width Address setup time Write recovery time Data to write time overlap Data hold from write time Write disable to output in low-Z Output disable to output in high-Z Write enable to output in high-Z Symbol tWC tAW tCW tWP tAS tWR tDW tDH tOW tOHZ tWHZ Min 12 8 8 8 0 0 6 0 3   Max          6 6 Unit ns ns ns ns ns ns ns ns ns ns ns 1 1 1 9 8 6 7 Notes Notes: 1. Transition is measured ±200 mV from steady voltage with output load (B). This parameter is sampled and not 100% tested. 2. Address should be valid prior to or coincident with CS# transition low. 3. WE# and/or CS# must be high during address transition time. 4. If CS# and OE# are low during this period, I/O pins are in the output state. Then, the data input signals of opposite phase to the outputs must not be applied to them. 5. If the CS# low transition occurs simultaneously with the WE# low transition or after the WE# transition, output remains a high impedance state. 6. tAS is measured from the latest address transition to the later of CS# or WE# going low. 7. tWR is measured from the earlier of CS# or WE# going high to the first address transition. 8. A write occurs during the overlap of a low CS# and a low WE#. A write begins at the latest transition among CS# going low and WE# going low. A write ends at the earliest transition among CS# going high and WE# going high. tWP is measured from the beginning of write to the end of write. 9. tCW is measured from the later of CS# going low to the end of write. Rev.1.00, Mar.12.2004, page 8 of 12 R1RP0408D Series Timing Waveforms Read Timing Waveform (1) (WE# = VIH) tRC Address Valid address tAA tACS tOH tCHZ CS# tOE OE# tOLZ tCLZ DOUT High impedance Valid data tOHZ Read Timing Waveform (2) (WE# = VIH, CS# = VIL, OE# = VIL) tRC Address tOH DOUT Valid address tAA tOH Valid data Rev.1.00, Mar.12.2004, page 9 of 12 R1RP0408D Series Read Timing Waveform (3) (WE# = VIH, CS# = VIL, OE# = VIL)* tRC CS# tACS tCLZ DOUT High impedance Valid data High impedance tCHZ 2 Write Timing Waveform (1) (WE# Controlled) tWC Address Valid address tAW OE# tCW CS#*3 tAS WE#*3 tOHZ DOUT High impedance*5 tDW DIN *4 tDH *4 tWP tWR Valid data Rev.1.00, Mar.12.2004, page 10 of 12 R1RP0408D Series Write Timing Waveform (2) (CS# Controlled) tWC Address Valid address tCW CS# *3 tAW tWP WE# *3 tAS tWHZ DOUT tOW High impedance*5 tDW DIN *4 tDH *4 tWR Valid data Rev.1.00, Mar.12.2004, page 11 of 12 R1RP0408D Series Low VCC Data Retention Characteristics (Ta = 0 to +70°C) This characteristics is guaranteed only for L-version. Parameter VCC for data retention Symbol VDR Min 2.0 Max  Unit V Test conditions VCC ≥ CS# ≥ VCC − 0.2 V (1) 0 V ≤ VIN ≤ 0.2 V or (2) VCC ≥ VIN ≥ VCC − 0.2 V VCC = 3 V, VCC ≥ CS# ≥ VCC − 0.2 V (1) 0 V ≤ VIN ≤ 0.2 V or (2) VCC ≥ VIN ≥ VCC − 0.2 V See retention waveform Data retention current ICCDR  500 µA Chip deselect to data retention time Operation recovery time tCDR tR 0 5   ns ms Low VCC Data Retention Timing Waveform t CDR V CC 4.5 V Data retention mode tR 2.2 V V DR CS# 0V VCC ≥ CS# ≥ VCC − 0.2 V Rev.1.00, Mar.12.2004, page 12 of 12 Revision History Rev. Date R1RP0408D Series Data Sheet Contents of Modification Page Description Initial issue Deletion of Preliminary   0.01 1.00 Sep. 30, 2003 Mar.12.2004 Sales Strategic Planning Div. Keep safety first in your circuit designs! Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. Notes regarding these materials 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. RENESAS SALES OFFICES Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: (408) 382-7500 Fax: (408) 382-7501 Renesas Technology Europe Limited. Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: (1628) 585 100, Fax: (1628) 585 900 Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: (89) 380 70 0, Fax: (89) 929 30 11 Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: 2265-6688, Fax: 2375-6836 Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: (2) 2715-2888, Fax: (2) 2713-2999 Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: (21) 6472-1001, Fax: (21) 6415-2952 Renesas Technology Singapore Pte. Ltd. 1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: 6213-0200, Fax: 6278-8001 http://www.renesas.com © 2003, 2004. Renesas Technology Corp., All rights reserved. Printed in Japan. Colophon .1.0
R1RP0408DGE-2PR 价格&库存

很抱歉,暂时无法提供与“R1RP0408DGE-2PR”相匹配的价格&库存,您可以联系我们找货

免费人工找货