0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
RD74VT1G00CLE

RD74VT1G00CLE

  • 厂商:

    RENESAS(瑞萨)

  • 封装:

  • 描述:

    RD74VT1G00CLE - 2-input NAND Gate / Dual Supply Voltage Translator - Renesas Technology Corp

  • 数据手册
  • 价格&库存
RD74VT1G00CLE 数据手册
RD74VT1G00 2–input NAND Gate / Dual Supply Voltage Translator REJ03D0512–0100 Rev.1.00 Jun. 01, 2005 Description The RD74VT1G00 has two–input NAND gate in a 6 pin package. The input is designed to track VCCIN, which accepts voltages from 1.2V to 3.6V, and the outputs are designed to track V CCOUT, which operates at 1.2V to 3.6V. Low voltage and high-speed operation is suitable for the battery powered products (e.g., notebook computers), and the low power consumption extends the battery life. Features • This product function as level shift that change VCCIN input level to VCCOUT output level by providing different supply voltage to VCCIN and VCCOUT. • The basic gate function is lined up as Renesas uni logic series. • Supplied on emboss taping for high-speed automatic mounting. • Supply voltage range: VCCIN = 1.2 V to 3.6 V VCCOUT = 1.2 V to 3.6 V Operating temperature range: –40 to +85°C • All inputs VIH (Max.) = 3.6 V (@VCCIN = 0 V to 3.6 V) IN Outputs VO (Max.) = 3.6 V (@VCCOUT = 0 V) OUT • Output current ±2 mA (@VCCOUT = 1.2 V) OUT ±4 mA (@VCCOUT = 1.4 V to 1.6 V) OUT ±6 mA (@VCCOUT = 1.65 V to 1.95 V) OUT ±18 ±18 mA (@VCCOUT = 2.3 V to 2.7 V) ±24 mA (@VCCOUT = 3.0 V to 3.6 V) ±24 • Ordering Information Part Name RD74VT1G00CLE Package Type WCSP-6 pin pin Package Code (Previous Code) SXBG0006KB–A (TBS-6AV) Package Abbreviation CL Taping Abbreviation (Quantity) E (3,000 pcs/reel) Article Indication Marking Year code Month code V1YM Rev.1.00 Jun. 01, 2005 page 1 of 7 RD74VT1G00 Function Table Inputs A L L H H H: High level L: Low level B L H L H Output Y H H H L Pin Arrangement 0.9 mm Height 0.5 mm 0.5 mm pitch 0.23 mm 6–Ball (CL) GND 3 4 Y A 2 5 VCCOUT 1.4 mm Pin#1 INDEX B 1 6 VCCIN (Bottom (Bottom view) (Top view) Logic Diagram A B Y Rev.1.00 Jun. 01, 2005 page 2 of 7 RD74VT1G00 Absolute Maximum Ratings Item Supply voltage range Input voltage range *1 Output voltage range Input clamp current Output clamp current Continuous output current Continuous output current VCC or GND Package Thermal impedance Storage temperature Notes: *1, 2 Symbol VCCIN, VCCOUT VI VO IIK IOK IO ICCIN, ICCOUT, IGND θja Tstg Ratings –0.5 to 4.6 –0.5 to 4.6 –0.5 to VCCOUT+0.5 –0.5 to 4.6 –50 –50 50 ±50 ±100 123 –65 to 150 –65 Unit V V V mA mA mA mA °C/W °C Conditions Output: “H” or “L” VCCOUT: OFF VI < 0 VO < 0 VO > VCC+0.5 The absolute maximum ratings are values, which must not individually be exceeded, and furthermore, no two st of which may be realized at the same time. 1. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are ngs output observed. 2. This value is limited to 4.6 V maximum. Recommended Operating Conditions Item Supply voltage range Input/Output voltage Symbol VCCIN IN VCCOUT CC VI VO Output current IOH Ratings 1.2 to 3.6 1.2 to 3.6 0 to 3.6 0 to VCCOUT 0 to 3.6 –2 –4 –6 –18 –24 IOL 2 4 6 18 24 Input transition rise or fall time Operation free-air temperature ∆t / ∆v Ta 10 –40 to 85 ns / V °C mA mA V V Output: “H” or “L” VCCOUT: OFF VCCOUT = 1.2 V VCCOUT = 1.5±0.1 V VCCOUT = 1.8±0.15 V VCCOUT = 2.5±0.2 V VCCOUT = 3.3±0.3 V VCCOUT = 1.2 V VCCOUT = 1.5±0.1 V VCCOUT = 1.8±0.15 V VCCOUT = 2.5±0.2 V VCCOUT = 3.3±0.3 V Unit V Conditions Rev.1.00 Jun. 01, 2005 page 3 of 7 RD74VT1G00 Electrical Characteristics (Ta = −40 to 85°C) Item Input voltage Symbol VCCIN (V) VIH 1.2 1.5±0.1 1.8±0.15 2.5±0.2 3.3±0.3 1.2 VIL 1.5±0.1 1.8±0.15 2.5±0.2 3.3±0.3 Output voltage VOH 1.2 to 3.6 * VCCOUT (V) 1.2 to 3.6 * 1.2 to 3.6 VOL 1.2 to 3.6 Input current Output leakage current Quiescent supply current IIN IOFF ICCIN ICCOUT 3.6 0 1.2 to 3.6 1.2 to 3.6 3.6 3.3 1.2 to 3.6 1.2 1.5±0.1 1.8±0.15 2.5±0.2 3.3±0.3 1.2 to 3.6 1.2 1.5±0.1 1.8±0.15 2.5±0.2 3.3±0.3 3.6 0 1.2 to 3.6 1.2 to 3.6 3.6 3.3 Min VCCIN×0.75 VCCIN×0.70 VCCIN×0.65 1.6 2.0      VCCOUT−0.2 0.9 1.1 1.25 1.7 2.2       –1.0  –3.0 –3.0   Typ                            3.5 Max      VCCIN×0.25 VCCIN×0.30 VCCIN×0.35 0.7 0.8       0.2 0.3 0.3 0.3 0.6 0.55 1.0 1.5 3.0 3.0 250  Unit V Test conditions V V V µA µA µA Increase in ICC per input Input capacitance ∆ICC CIN µA pF IOH = –100 µA IOH = –2 mA IOH = –4 mA IOH = –6 mA IOH = –18 mA IOH = –24 mA IOL = 100 µA IOL = 2 mA IOL = 4 mA IOL = 6 mA IOL = 18 mA IOL = 24 mA VIN = GND or VCCIN VIN, VOUT = 0 to 3.6 V IO(Y port) = 0 VIN = VCCIN or GND IO(Y port) = 0 VIN = VCCIN or GND A or B port VCCIN–0.6 (1 input) VIN = VCC or GND Note: For conditions shown as Min or Max, use the appropriate values under recommended operating conditions. Switching Characteristics VCCIN = 3.3±0.3 V Ta = –40 to 85°C VCCOUT= From Item Propagation delay time To 1.2 V Typ 8.0 8.0 Symbol (input) (output) tPLH tPHL A or B Y VCCOUT= 1.5±0.1 V Min 2.0 2.0 Max 7.4 7.4 VCCOUT= 1.8±0.15 V Min 1.5 1.5 Max 5.2 5.2 VCCOUT= 2.5±0.2 V Min 1.0 1.0 Max 3.5 3.5 VCCOUT= 3.3±0.3 V Min 1.0 1.0 Max 3.3 3.3 Test Unit conditions ns CL = 15pF RL = 2.0kΩ Rev.1.00 Jun. 01, 2005 page 4 of 7 RD74VT1G00 Switching Characteristics (Cont) VCCIN = 2.5±0.2 V Ta = –40 to 85°C From To Symbol (input) (output) tPLH tPHL A or B Y VCCOUT= 1.2 V Typ 8.0 8.0 VCCOUT= 1.5±0.1 V Min 2.0 2.0 Max 8.0 8.0 VCCOUT= 1.8±0.15 V Min 1.5 1.5 Max 5.5 5.5 VCCOUT= 2.5±0.2 V Min 1.0 1.0 Max 3.9 3.9 VCCOUT= 3.3±0.3 V Min 1.0 1.0 Max 3.5 3.5 Test Unit conditions ns CL = 15pF RL = 2.0kΩ Item Propagation delay time VCCIN = 1.8±0.15 V Ta = –40 to 85°C From To Symbol (input) (output) tPLH tPHL A or B Y VCCOUT= 1.2 V Typ 8.2 8.2 VCCOUT= 1.5±0.1 V Min 2.0 2.0 Max 8.6 8.6 VCCOUT= 1.8±0.15 V Min 1.5 1.5 Max 6.2 6.2 VCCOUT= 2.5±0.2 V Min 1.0 1.0 Max 4.6 4.6 VCCOUT= 3.3±0.3 V Min 1.0 1.0 Max 4.0 4.0 Test Unit conditions ns CL = 15pF RL = 2.0kΩ Item Propagation delay time VCCIN = 1.5±0.1 V Ta = –40 to 85°C From To Symbol (input) (output) tPLH tPHL A or B Y VCCOUT= 1.2 V Typ Typ 9.0 9.0 9.0 9.0 VCCOUT= 1.5±0.1 V Min 2.0 2.0 Max 9.5 9.5 VCCOUT= 1.8±0.15 V Min 1.5 1.5 Max 7.2 7.2 VCCOUT= 2.5±0.2 V 2.5±0.2 Min 1.0 1.0 Max 5.2 5.2 VCCOUT= 3.3±0.3 V Min 1.0 1.0 Max 5.4 5.4 Test Unit conditions ns CL = 15pF RL = 2.0kΩ Item Propagation delay time VCCIN = 1.2 V Ta = –40 to 85°C From To Symbol (input) (output) tPLH tPHL A or B Y VCCOUT= 1.2 V Typ Typ 9.8 9.8 9.8 9.8 VCCOUT= 1.5±0.1 1.5±0.1 V Typ 7.6 7.6 VCCOUT= 1.8±0.15 1.8±0.15 V Typ 6.2 6.2 VCCOUT= 2.5±0.2 2.5±0.2 V Typ 5.0 5.0 VCCOUT= 3.3±0.3 V Typ 4.5 4.5 Test Unit conditions ns CL = 15pF RL = 2.0kΩ Item Propagation delay time Operating Operating Characteristics Ta = 25°C Item Item Power dissipation capacitance Symbol CPD VCCIN VCCOUT (V) (V) 3.3 3.3 Min  Typ 12 Max  Unit pF Test conditions f = 10 MHz CL = 0 Power-up Considerations Level-translation devices offer an opportunity for successful mixed-voltage signal design. A proper power-up sequence always should be followed to avoid excessive supply current, bus contention, oscillations, or other anomalies caused by improperly biased device pins. Take these precautions to guard against such power-up problems. 1. Connect ground before any supply voltage is applied. 2. Next, power-up the input side of the device. (Power up of VCCIN is first. Next power up is VCCOUT) Rev.1.00 Jun. 01, 2005 page 5 of 7 RD74VT1G00 Test Circuit VCCIN VCCOUT Pulse Generator Z out = 50 Ω Input A or B Y Output CL = 15pF RL = 2.0kΩ Note: CL includes probe and jig capacitance. • Waveforms tr tf 90% Input V ref 10% 90% V ref 10% VIH GND t PLH VOH t PHL Output V ref V ref VOL Symbol tr / tf VIH Vref VCC = 1.2V to 3.6V 2.0 ns VCC 1/2 VCC Note: Input waveform : PRR ≤ 10 MHz, ZO = 50 Ω, duty cycle 50% Rev.1.00 Jun. 01, 2005 page 6 of 7 RD74VT1G00 Package Dimensions JEITA Package Code S-XFBGA6-0.9x1.4-0.50 RENESAS Code SXBG0006KB-A Previous Code TBS-6AV MASS[Typ.] 0.001g e D ZD C B E B A 1 Pin#1 index area A 6 × φb y1 C 2 Reference Symbol e ZE Dimension in Millimeters Min Nom Max 0.50 0.155 0.185 (0.315) * 0.25 0.90 1.40 0.50 0.05 0.05 A A1 A2 b D 0.20 φ× M C A B φ× M C C Seating plane E e x A1 A2 A yC y y 1 D E 0.20 0.20 0.20 * Reference value. Z Z Rev.1.00 Jun. 01, 2005 page 7 of 7 Sales Strategic Planning Div. Keep safety first in your circuit designs! Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. Notes regarding these materials 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's 1. Technology application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of improvements publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvement or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distrib distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or e errors. Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technolo Corp. Semiconductor Technology home page (http://www.renesas.com). 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerosp aerospace, nuclear, or undersea repeater use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is pro prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. RENESAS SALES OFFICES Refer to "http://www.renesas.com/en/network" for the latest and detailed information. Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: (408) 382-7500, Fax: (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: (1628) 585-100, Fax: (1628) 585-900 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: 2265-6688, Fax: 2730-6071 Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: (2) 2715-2888, Fax: (2) 2713-2999 Renesas Technology (Shanghai) Co., Ltd. Unit2607 Ruijing Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: (21) 6472-1001, Fax: (21) 6415-2952 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: 6213-0200, Fax: 6278-8001 http://www.renesas.com © 2005. Renesas Technology Corp., All rights reserved. Printed in Japan. Colophon .2.0
RD74VT1G00CLE 价格&库存

很抱歉,暂时无法提供与“RD74VT1G00CLE”相匹配的价格&库存,您可以联系我们找货

免费人工找货