Rev.4.3_00
CMOS SERIAL E2PROM
S-93C46B/56B/66B
The S-93C46B/56B/66B is a high speed, low current consumption, 1/2/4 K-bit serial E2PROM with a wide operating voltage range. It is organized as 64-word × 16bit, 128-word × 16-bit, 256-word × 16-bit, respectively. Each is capable of sequential read, at which time addresses are automatically incremented in 16-bit blocks. The instruction code is compatible with the NM93CS46/56/66.
Features
• Low current consumption • Wide operating voltage range Standby: 1.5 µA Max. (VCC = 5.5 V) Operating: 0.8 mA Max. (VCC = 5.5 V) 0.4 mA Max. (VCC = 2.5 V) Read: 1.8 to 5.5 V (at −40 to +85°C) Write: 2.7 to 5.5 V (at −40 to +85°C)
• Sequential read capable • Write disable function when power supply voltage is low • Function to protect against write due to erroneous instruction recognition • Endurance: 107 cycles/word*1 (at +25°C) write capable, 106 cycles/word*1 (at +85°C) 3 × 105 cycles/word*1 (at +105°C) *1. For each address (Word: 16 bits) • Data retention: 10 years (after rewriting 106 cycles/word at +85°C) • S-93C46B: 1 K-bit NM93CS46 instruction code compatible • S-93C56B: 2 K-bit NM93CS56 instruction code compatible • S-93C66B: 4 K-bit NM93CS66 instruction code compatible • High-temperature operation: +105°C Max. supported (Only S-93Cx6BD0H-J8T2G, S-93Cx6BD0H-T8T2G) • Lead-free products
Packages
Package name 8-Pin DIP 8-Pin SOP(JEDEC) 8-Pin TSSOP SNT-8A Drawing code Package DP008-F FJ008-A FT008-A PH008-A Tape FJ008-D FT008-E PH008-A Reel FJ008-D FT008-E PH008-A Land
PH008-A
Caution This product is intended to use in general electronic devices such as consumer electronics, office equipment, and communications devices. Before using the product in medical equipment or automobile equipment including car audio, keyless entry and engine control unit, contact to SII is indispensable.
Seiko Instruments Inc.
1
CMOS SERIAL E2PROM S-93C46B/56B/66B Pin Configurations
8-Pin DIP Top view
CS SK DI DO 1 2 3 4 8 7 6 5 VCC NC TEST GND
Rev.4.3_00
Table 1 Pin No. Symbol Description 1 CS Chip select input 2 SK Serial clock input 3 DI Serial data input 4 DO Serial data output 5 GND Ground 6 TEST*1 Test 7 NC No connection 8 VCC Power supply *1. Connect to GND or VCC. Even if this pin is not connected, performance is not affected so long as the absolute maximum rating is not exceeded. Remark See Dimensions for details of the package drawings.
Figure 1 S-93C46BD0I-D8S1G S-93C56BD0I-D8S1G S-93C66BD0I-D8S1G
8-Pin SOP(JEDEC) Top view
CS SK DI DO 1 2 3 4 8 7 6 5 VCC NC TEST GND
Table 2 Pin No. Symbol Description 1 CS Chip select input 2 SK Serial clock input 3 DI Serial data input 4 DO Serial data output 5 GND Ground 6 TEST*1 Test 7 NC No connection 8 VCC Power supply *1. Connect to GND or VCC. Even if this pin is not connected, performance is not affected so long as the absolute maximum rating is not exceeded. Remark See Dimensions for details of the package drawings.
Figure 2
S-93C46BD0I-J8T1G S-93C46BD0H-J8T2G S-93C56BD0I-J8T1G S-93C56BD0H-J8T2G S-93C66BD0I-J8T1G S-93C66BD0H-J8T2G
2
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
8-Pin SOP(JEDEC) (Rotated) Top view
NC VCC CS SK 1 2 3 4 8 7 6 5 TEST GND DO DI
Table 3 Pin No. Symbol Description 1 NC No connection 2 VCC Power supply 3 CS Chip select input 4 SK Serial clock input 5 DI Serial data input 6 DO Serial data output 7 GND Ground 8 TEST*1 Test *1. Connect to GND or VCC. Even if this pin is not connected, performance is not affected so long as the absolute maximum rating is not exceeded. Remark See Dimensions for details of the package drawings.
Figure 3 S-93C46BR0I-J8T1G S-93C56BR0I-J8T1G S-93C66BR0I-J8T1G
8-Pin TSSOP Top view
CS SK DI DO 1 2 3 4 8 7 6 5 VCC NC TEST GND
Table 4 Pin No. Symbol Description 1 CS Chip select input 2 SK Serial clock input 3 DI Serial data input 4 DO Serial data output 5 GND Ground 6 TEST*1 Test 7 NC No connection 8 VCC Power supply *1. Connect to GND or VCC. Even if this pin is not connected, performance is not affected so long as the absolute maximum rating is not exceeded. Remark See Dimensions for details of the package drawings.
Figure 4 S-93C46BD0I-T8T1G S-93C46BD0H-T8T2G S-93C56BD0I-T8T1G S-93C56BD0H-T8T2G S-93C66BD0I-T8T1G S-93C66BD0H-T8T2G
Seiko Instruments Inc.
3
CMOS SERIAL E2PROM S-93C46B/56B/66B
Rev.4.3_00
SNT-8A Top view
CS SK DI DO 1 2 3 4 8 7 6 5 VCC NC TEST GND
Table 5 Pin No. Symbol Description 1 CS Chip select input 2 SK Serial clock input 3 DI Serial data input 4 DO Serial data output 5 GND Ground 6 TEST*1 Test 7 NC No connection 8 VCC Power supply *1. Connect to GND or VCC. Even if this pin is not connected, performance is not affected so long as the absolute maximum rating is not exceeded. Remark See Dimensions for details of the package drawings.
Figure 5 S-93C46BD0I-I8T1G S-93C56BD0I-I8T1G S-93C66BD0I-I8T1G
4
Seiko Instruments Inc.
Rev.4.3_00 Block Diagram
Memory array Address decoder
CMOS SERIAL E2PROM S-93C46B/56B/66B
VCC GND
Data register DI Mode decode logic CS Clock pulse monitoring circuit
Output buffer
DO
Voltage detector
SK
Clock generator
Figure 6
Seiko Instruments Inc.
5
CMOS SERIAL E2PROM S-93C46B/56B/66B Instruction Sets
1. S-93C46B Table 6 Instruction SK input clock READ (Read data) WRITE (Write data) ERASE (Erase data) WRAL (Write all) ERAL (Erase all) EWEN (Write enable) Start Bit 1 1 1 1 1 1 Operation Code 2 3 1 0 1 0 0 0 1 1 0 0 Address 4 A5 A5 A5 0 1 5 A4 A4 A4 1 0 6 A3 A3 A3 x x 7 A2 A2 A2 x x 8 A1 A1 A1 x x 9 A0 A0 A0 x x
Rev.4.3_00
Data 10 to 25 D15 to D0 Output*1 D15 to D0 Input D15 to D0 Input
1 x x x x 1 0 0 1 EWDS (Write disable) 0 x x x x 1 0 0 0 *1. When the 16-bit data in the specified address has been output, the data in the next address is output. Remark x: Don’t care 2. S-93C56B Table 7 Instruction SK input clock READ (Read data) WRITE (Write data) ERASE (Erase data) WRAL (Write all) ERAL (Erase all) EWEN (Write enable) Start Bit 1 1 1 1 1 1 1 Operation Code 2 3 4 x 1 0 x 0 1 x 1 1 0 0 0 0 0 0 0 1 1 Address 5 6 7 8 9 10 11 A6 A5 A4 A3 A2 A1 A0 A6 A5 A4 A3 A2 A1 A0 A6 A5 A4 A3 A2 A1 A0 1 0 1 x x x x x x x x x x x x x x x x x x Data 12 to 27 D15 to D0 Output*1 D15 to D0 Input D15 to D0 Input
x x x x x x EWDS (Write disable) 1 0 0 0 0 *1. When the 16-bit data in the specified address has been output, the data in the next address is output. Remark x: Don’t care
6
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
3. S-93C66B Table 8 Instruction SK input clock READ (Read data) WRITE (Write data) ERASE (Erase data) WRAL (Write all) ERAL (Erase all) EWEN (Write enable) Start Bit 1 1 1 1 1 1 Operation Address Code 2 3 4 5 6 7 8 9 10 11 1 0 A7 A6 A5 A4 A3 A2 A1 A0 0 1 A7 A6 A5 A4 A3 A2 A1 A0 1 1 A7 A6 A5 A4 A3 A2 A1 A0 0 0 0 0 0 1 1 0 x x x x x x x x x x x x x x x x x x Data 12 to 27 D15 to D0 Output*1 D15 to D0 Input D15 to D0 Input
1 0 0 1 1 x x x x x x EWDS (Write disable) 1 0 0 0 0 *1. When the 16-bit data in the specified address has been output, the data in the next address is output. Remark x: Don’t care
Seiko Instruments Inc.
7
CMOS SERIAL E2PROM S-93C46B/56B/66B Absolute Maximum Ratings
Table 9 Item Power supply voltage Input voltage Output voltage Operating ambient temperature Storage temperature VCC VIN VOUT Topr Tstg Symbol Ratings −0.3 to +7.0 −0.3 to VCC +0.3 −0.3 to VCC −40 to +105 −65 to +150
Rev.4.3_00
Unit V V V °C °C
Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.
Recommended Operating Conditions
Table 10 Item Symbol Conditions READ/EWDS WRITE/ERASE/ WRAL/ERAL/EWEN VCC = 4.5 to 5.5 V High level input voltage VIH VCC = 2.7 to 4.5 V VCC = 1.8 to 2.7 V VCC = 4.5 to 5.5 V Low level input voltage VIL VCC = 2.7 to 4.5 V VCC = 1.8 to 2.7 V −40 to +85°C Min. Typ. Max. 1.8 2.7 2.0 0.8 × VCC 0.8 × VCC 0.0 0.0 0.0 5.5 5.5 VCC VCC VCC 0.8 0.2 × VCC 0.15 × VCC +85 to +105°C Unit Min. Typ. Max. 4.5 4.5 2.0 0.0 5.5 5.5 VCC 0.8 V V V V V V V V
Power supply voltage
VCC
Pin Capacitance
Table 11 Item Input Capacitance Output Capacitance Symbol CIN COUT Conditions VIN = 0 V VOUT = 0 V (Ta = 25°C, f = 1.0 MHz, VCC = 5.0 V) Min. Typ. Max. Unit 8 10 pF pF
Endurance
Table 12 Item Endurance Symbol NW Operating Temperature −40 to +85°C +85 to +105°C Min. 106 3 × 10
5
Typ.
Max.
Unit cycles/word*1
*1. For each address (Word: 16 bits) 8 Seiko Instruments Inc.
Rev.4.3_00 DC Electrical Characteristics
Table 13 −40 to +85°C Item Symbol Conditions
CMOS SERIAL E2PROM S-93C46B/56B/66B
+85 to +105°C Unit
VCC = 4.5 to 5.5 V VCC = 2.5 to 4.5 V VCC = 1.8 to 2.5 V VCC = 4.5 to 5.5 V Min. Typ. Max. Min. Typ. Max. Min. Typ. Max. Min. Typ. Max. 0.8 0.5 0.4 0.8
Current consumption ICC1 (READ)
DO no load
mA
Table 14 −40 to +85°C Item Symbol Conditions VCC = 4.5 to 5.5 V Min. Typ. Max. 2.0 VCC = 2.7 to 4.5 V Min. Typ. Max. 1.5 +85 to +105°C VCC = 4.5 to 5.5 V Min. Typ. Max. 2.0 Unit
Current consumption ICC2 (WRITE)
DO no load
mA
Table 15 −40 to +85°C Item Symbol Conditions CS = GND, DO = Open, Other inputs to VCC or GND VIN = GND to VCC VOUT = GND to VCC IOL = 2.1 mA IOL = 100 µA IOH = −400 µA High level output VOH voltage IOH = −100 µA IOH = −10 µA Write enable latch data hold voltage VDH Only when write disable mode +85 to +105°C VCC = 4.5 to 5.5 V VCC = 2.5 to 4.5 V VCC = 1.8 to 2.5 V VCC = 4.5 to 5.5 V Unit Min. Typ. Max. Min. Typ. Max. Min. Typ. Max. Min. Typ. Max. 2.4 1.5 0.1 0.1 1.5 1.0 1.0 0.1 1.5 0.1 1.0 0.1 1.0 2.4 1.5 µA µA µA V V V V V V
Standby current consumption Input leakage current Output leakage current Low level output voltage
ISB ILI ILO VOL
0.1 1.0 0.1 1.0 0.4 0.1
0.1 1.0 0.1 1.0 0.4 0.1
0.1
VCC− 0.3 VCC− 0.2 1.5
VCC− 0.3 VCC− 0.2 1.5
VCC− 0.3 VCC− 0.2 1.5
VCC− 0.2 1.5
Seiko Instruments Inc.
9
CMOS SERIAL E2PROM S-93C46B/56B/66B AC Electrical Characteristics
Table 16 Measurement Conditions Input pulse voltage Output reference voltage Output load 0.1 × VCC to 0.9 × VCC 0.5 × VCC 100 pF
Rev.4.3_00
Table 17 −40 to +85°C Item CS setup time CS hold time CS deselect time Data setup time Data hold time Output delay time Clock frequency*1 SK clock time “L” *1 SK clock time “H” *1 Output disable time Output enable time Symbol VCC = 4.5 to 5.5 V Min. Typ. Max. tCSS 0.2 tCSH 0 tCDS 0.2 tDS 0.1 tDH 0.1 0.4 tPD fSK 0 2.0 tSKL 0.1 tSKH 0.1 tHZ1, tHZ2 0 0.15 tSV 0 0.15 VCC = 2.5 to 4.5 V Min. Typ. Max. 0.4 0 0.2 0.2 0.2 0.8 0 0.5 0.5 0.5 0 0.5 0 0.5 VCC = 1.8 to 2.5 V Min. Typ. Max. 1.0 0 0.4 0.4 0.4 2.0 0 0.25 1.0 1.0 0 1.0 0 1.0 +85 to +105°C VCC = 4.5 to 5.5 V Unit Min. Typ. Max. 0.2 µs 0 µs 0.2 µs 0.1 µs 0.1 µs 0.6 µs 0 1.0 MHz 0.25 µs 0.25 µs 0 0.15 µs 0 0.15 µs
*1. The clock cycle of the SK clock (frequency: fSK) is 1/fSK µs. This clock cycle is determined by a combination of several AC characteristics, so be aware that even if the SK clock cycle time is minimized, the clock cycle (1/fSK) cannot be made equal to tSKL(Min.) + tSKH(Min.). Table 18 −40 to +85°C Item Write time Symbol tPR VCC = 2.7 to 5.5 V Min. Typ. Max. 4.0 8.0 +85 to +105°C VCC = 4.5 to 5.5 V Min. Typ. Max. 4.0 8.0 Unit ms
10
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
tCSS CS tSKH SK tDS DI Hi-Z
*1
1/fSK
*2
tCDS tSKL tCSH
tDH
tDS
tDH
Valid data
Valid data
tPD tSV
tPD Hi-Z
DO (READ) DO
Hi-Z
tHZ2
tHZ1
Hi-Z
(VERIFY)
*1. Indicates high impedance. *2. 1/fSK is the SK clock cycle. This clock cycle is determined by a combination of several AC characteristics, so be aware that even if the SK clock cycle time is minimized, the clock cycle (1/fSK) cannot be made equal to tSKL(Min.) + tSKH(Min.). Figure 7 Timing Chart
Seiko Instruments Inc.
11
CMOS SERIAL E2PROM S-93C46B/56B/66B Operation
Rev.4.3_00
All instructions are executed by inputting DI in synchronization with the rising edge of SK after CS goes high. An instruction set is input in the order of start bit, instruction, address, and data. Instruction input finishes when CS goes low. A low level must be input to CS between commands during tCDS. While a low level is being input to CS, the S-93C46B/56B/66B is in standby mode, so the SK and DI inputs are invalid and no instructions are allowed.
Start Bit
A start bit is recognized when the DI pin goes high at the rise of SK after CS goes high. After CS goes high, a start bit is not recognized even if the SK pulse is input as long as the DI pin is low. 1. Dummy clock SK clocks input while the DI pin is low before a start bit is input are called dummy clocks. Dummy clocks are effective when aligning the number of instruction sets (clocks) sent by the CPU with those required for serial memory operation. For example, when a CPU instruction set is 16 bits, the number of instruction set clocks can be adjusted by inserting a 7-bit dummy clock for the S-93C46B and a 5-bit dummy clock for the S-93C56B/66B. 2. Start bit input failure • When the output status of the DO pin is high during the verify period after a write operation, if a high level is input to the DI pin at the rising edge of SK, the S-93C46B/56B/66B recognizes that a start bit has been input. To prevent this failure, input a low level to the DI pin during the verify operation period (refer to “4.1 Verify operation”). • When a 3-wire interface is configured by connecting the DI input pin and DO output pin, a period in which the data output from the CPU and the serial memory collide may be generated, preventing successful input of the start bit. Take the measures described in “ 3-Wire Interface (Direct Connection between DI and DO)”.
12
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
3. Reading (READ) The READ instruction reads data from a specified address. After CS has gone high, input an instruction in the order of the start bit, read instruction, and address. Since the last input address (A0) has been latched, the output status of the DO pin changes from high impedance (Hi-Z) to low, which is held until the next rise of SK. 16-bit data starts to be output in synchronization with the next rise of SK. 3. 1 Sequential read After the 16-bit data at the specified address has been output, inputting SK while CS is high automatically increments the address, and causes the 16-bit data at the next address to be output sequentially. The above method makes it possible to read the data in the whole memory space. The last address (An A1 A0 = 1 1 1) rolls over to the top address (An A1 A0 = 0 0 0).
CS SK DI DO
1 2 3 4 5 6 7 8 9 10 11 12 23 24 25 26 27 28 39 40 41 42 43 44
1
0
A5
A4
A3
A2
A1
A0
Hi-Z
0
D15
D14
D13
D2
D1
D0
D15
D14
D13
D2
D1
D0
D15
D14
D13
Hi-Z
ADRINC
ADRINC
Figure 8 Read Timing (S-93C46B)
CS SK DI DO
1 2 3 4 5 6 7 8 9 10 11 12 13 14 24 25 26 27 28 29 40 41 42 43 44 45
1
0
A6
A5
A4
A3
A2
A1
A0
X: S-93C56B
Hi-Z
A7: S-93C66B
0
D15 D14 D13
D2
D1
D0 D15 D14 D13
D2
D1
D0 D15 D14 D13
Hi -Z
ADRINC
ADRINC
Figure 9 Read Timing (S-93C56B, S-93C66B)
Seiko Instruments Inc.
13
CMOS SERIAL E2PROM S-93C46B/56B/66B
Rev.4.3_00
4. Writing (WRITE, ERASE, WRAL, ERAL)
A write operation includes four write instructions: data write (WRITE), data erase (ERASE), chip write (WRAL), and chip erase (ERAL). A write instruction (WRITE, ERASE, WRAL, ERAL) starts a write operation to the memory cell when a low level is input to CS after a specified number of clocks have been input. The SK and DI inputs are invalid during the write period, so do not input an instruction. Input an instruction while the output status of the DO pin is high or high impedance (Hi-Z). A write operation is valid only in program enable mode (refer to “5. Write enable (EWEN) and write disable (EWDS)”).
4. 1 Verify operation
A write operation executed by any instruction is completed within 8 ms (write time tPR: typically 4 ms), so if the completion of the write operation is recognized, the write cycle can be minimized. A sequential operation to confirm the status of a write operation is called a verify operation.
(1) Operation After the write operation has started (CS = low), the status of the write operation can be verified by confirming the output status of the DO pin by inputting a high level to CS again. This sequence is called a verify operation, and the period that a high level is input to the CS pin after the write operation has started is called the verify operation period. The relationship between the output status of the DO pin and the write operation during the verify operation period is as follows. • DO pin = low: Writing in progress (busy) • DO pin = high: Writing completed (ready) (2) Operation example There are two methods to perform a verify operation: Waiting for a change in the output status of the DO pin while keeping CS high, or suspending the verify operation (CS = low) once and then performing it again to verify the output status of the DO pin. The latter method allows the CPU to perform other processing during the wait period, allowing an efficient system to be designed. Caution 1. Input a low level to the DI pin during a verify operation. 2. If a high level is input to the DI pin at the rise of SK when the output status of the DO pin is high, the S-93C46B/56B/66B latches the instruction assuming that a start bit has been input. In this case, note that the DO pin immediately enters a high-impedance (Hi-Z) state.
14
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
4. 2 Writing data (WRITE)
To write 16-bit data to a specified address, change CS to high and then input the WRITE instruction, address, and 16-bit data following the start bit. The write operation starts when CS goes low. There is no need to set the data to 1 before writing. If the clocks more than the specified number have been input, the clock pulse monitoring circuit cancels the WRITE instruction. For details of the clock pulse monitoring circuit, refer to “ Function to Protect Against Write due to Erroneous Instruction Recognition”.
tCDS
CS SK DI DO
1 2 0 1 3 4 A5 5 A4 6 A3 7 A2 8 A1 9 A0 10 D15 25 D0
Verify
Standby
Hi-Z
t SV
Busy Ready
tHZ1 t PR Hi-Z
Figure 10 Data Write Timing (S-93C46B)
tCDS
Standby
CS SK DI DO
1 2 1 3 4 5 A6 6 A5 7 A4 Hi-Z x : S-93C56B A7: S-93C66B 8 A3 9 A2 10 A1 11 A0 12 D15 27 D0
Verify
0
t SV
Busy R eady
tHZ1 t PR Hi-Z
Figure 11 Data Write Timing (S-93C56B, S-93C66B)
Seiko Instruments Inc.
15
CMOS SERIAL E2PROM S-93C46B/56B/66B
Rev.4.3_00
4. 3 Erasing data (ERASE)
To erase 16-bit data at a specified address, set all 16 bits of the data to 1, change CS to high, and then input the ERASE instruction and address following the start bit. There is no need to input data. The data erase operation starts when CS goes low. If the clocks more than the specified number have been input, the clock pulse monitoring circuit cancels the ERASE instruction. For details of the clock pulse monitoring circuit, refer to “ Function to Protect Against Write due to Erroneous Instruction Recognition”.
tCDS
Standby
CS SK DI DO
1 2 1 1 3 4 A5 Hi-Z 5 A4 6 A3 7 A2 8 A1 9 A0 tSV
Verify
Busy
tHZ1
Ready
t PR
Hi-Z
Figure 12 Data Erase Timing (S-93C46B)
tCDS
Standby
CS SK DI DO
1 2 1 3 1 4 5 A6 6 A5 7 A4 Hi-Z x : S-93C56B A7: S-93C66B 8 A3 9 A2 10 A1 11 A0
Verify
tSV
Busy Ready
tHZ1 Hi-Z
tPR
Figure 13 Data Erase Timing (S-93C56B, S-93C66B)
16
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
4. 4 Writing to chip (WRAL)
To write the same 16-bit data to the entire memory address space, change CS to high, and then input the WRAL instruction, an address, and 16-bit data following the start bit. Any address can be input. The write operation starts when CS goes low. There is no need to set the data to 1 before writing. If the clocks more than the specified number have been input, the clock pulse monitoring circuit cancels the WRAL instruction. For details of the clock pulse monitoring circuit, refer to “ Function to Protect Against Write due to Erroneous Instruction Recognition”.
tCDS
Standby
CS SK DI DO
1 2 0 0 3 0 Hi-Z 4 1 4Xs 5 6 7 8 9 10 D15 25 D0
Verify
tSV
Busy Ready
tHZ1 tPR Hi-Z
Figure 14 Chip Write Timing (S-93C46B)
tCDS
CS SK DI DO
1 2 0 0 3 0 Hi-Z 4 1 6Xs 5 6 7 8 9 10 11 12 D15 27 D0
Verify
Standby
tSV
Busy Ready
tHZ1 tPR Hi-Z
Figure 15 Chip Write Timing (S-93C56B, S-93C66B)
Seiko Instruments Inc.
17
CMOS SERIAL E2PROM S-93C46B/56B/66B
Rev.4.3_00
4. 5 Erasing chip (ERAL)
To erase the data of the entire memory address space, set all the data to 1, change CS to high, and then input the ERAL instruction and an address following the start bit. Any address can be input. There is no need to input data. The chips erase operation starts when CS goes low. If the clocks more than the specified number have been input, the clock pulse monitoring circuit cancels the ERAL instruction. For details of the clock pulse monitoring circuit, refer to “ Function to Protect Against Write due to Erroneous Instruction Recognition”.
CS SK DI DO
tPR 1 2 3 4 5 6 7 8 9 Verify Standby
tCDS
0
0
1
0 4Xs tSV B usy Ready Hi-Z tHZ1
Figure 16 Chip Erase Timing (S-93C46B)
CS SK DI DO
1 2 3 4 5 6 7 8 9 10
tCDS 11
Verify
Standby
0
0
1
0 6Xs t SV B usy tPR Ready
tHZ1 Hi-Z
Figure 17 Chip Erase Timing (S-93C56B, S-93C66B)
18
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
5. Write enable (EWEN) and write disable (EWDS)
The EWEN instruction is an instruction that enables a write operation. The status in which a write operation is enabled is called the program enable mode. The EWDS instruction is an instruction that disables a write operation. The status in which a write operation is disabled is called the program disable mode. After CS goes high, input an instruction in the order of the start bit, EWEN or EWDS instruction, and address (optional). Each mode becomes valid by inputting a low level to CS after the last address (optional) has been input.
CS SK DI
1 0 2 3 0 4 5 6 7 8 9
Standby
11 = EWEN 00 = EWDS
4Xs
Figure 18 Write Enable/Disable Timing (S-93C46B)
CS SK DI
1 2 0 3 0 4 5 6 7 8 9 10 11
Standby
11 = EWEN 00 = EWDS
6Xs
Figure 19 Write Enable/Disable Timing (S-93C56B, S-93C66B) (1) Recommendation for write operation disable instruction It is recommended to implement a design that prevents an incorrect write operation when a write instruction is erroneously recognized by executing the write operation disable instruction when executing instructions other than write instruction, and immediately after power-on and before power off.
Seiko Instruments Inc.
19
CMOS SERIAL E2PROM S-93C46B/56B/66B Write Disable Function when Power Supply Voltage is Low
Rev.4.3_00
The S-93C46B/56B/66B provides a built-in detector to detect a low power supply voltage and disable writing. When the power supply voltage is low or at power application, the write instructions (WRITE, ERASE, WRAL, and ERAL) are cancelled, and the write disable state (EWDS) is automatically set. The detection voltage is 1.75 V typ., the release voltage is 2.05 V typ., and there is a hysteresis of about 0.3 V (refer to Figure 20). Therefore, when a write operation is performed after the power supply voltage has dropped and then risen again up to the level at which writing is possible, a write enable instruction (EWEN) must be sent before a write instruction (WRITE, ERASE, WRAL, or ERAL) is executed. When the power supply voltage drops during a write operation, the data being written to an address at that time is not guaranteed.
Hysteresis About 0.3 V Release voltage (+VDET) 2.05 V Typ.
Power supply voltage Detection voltage (−VDET) 1.75 V Typ.
Write instruction cancelled Write disable state (EWDS) automatically set
Figure 20 Operation when Power Supply Voltage is Low
20
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
Function to Protect Against Write due to Erroneous Instruction Recognition
The S-93C46B/56B/66B provides a built-in clock pulse monitoring circuit which is used to prevent an erroneous write operation by canceling write instructions (WRITE, ERASE, WRAL, and ERAL) recognized erroneously due to an erroneous clock count caused by the application of noise pulses or double counting of clocks. Instructions are cancelled if a clock pulse more or less than specified number decided by each write operation (WRITE, ERASE, WRAL, or ERAL) is detected. Erroneous recognition of program disable instruction (EWDS) as erase instruction (ERASE)
Example of S-93C46B CS 1 SK DI Input EWDS instruction Erroneous recognition as ERASE instruction due to noise pulse 1 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 2 3 4 5 6 7 8 9 Noise pulse
1 1 10
In products that do not include a clock pulse monitoring circuit, FFFF is mistakenly written on address 00h. However the S-93C46B detects the overcount and cancels the instruction without performing a write operation.
Figure 21 Example of Clock Pulse Monitoring Circuit Operation
Seiko Instruments Inc.
21
CMOS SERIAL E2PROM S-93C46B/56B/66B 3-Wire Interface (Direct Connection between DI and DO)
Rev.4.3_00
There are two types of serial interface configurations: a 4-wire interface configured using the CS, SK, DI, and DO pins, and a 3-wire interface that connects the DI input pin and DO output pin. When the 3-wire interface is employed, a period in which the data output from the CPU and the data output from the serial memory collide may occur, causing a malfunction. To prevent such a malfunction, connect the DI and DO pins of the S-93C46B/56B/66B via a resistor (10 to 100 kΩ) so that the data output from the CPU takes precedence in being input to the DI pin (refer to “Figure 22 Connection of 3-Wire Interface”).
CPU S-93C46B/56B/66B
SIO
DI DO R: 10 to 100 kΩ
Figure 22 Connection of 3-Wire Interface
I/O Pins
1. Connection of input pins
All the input pins of the S-93C46B/56B/66B employ a CMOS structure, so design the equipment so that high impedance will not be input while the S-93C46B/56B/66B is operating. Especially, deselect the CS input (a low level) when turning on/off power and during standby. When the CS pin is deselected (a low level), incorrect data writing will not occur. Connect the CS pin to GND via a resistor (10 to 100 kΩ pulldown resistor). To prevent malfunction, it is recommended to use equivalent pull-down resistors for pins other than the CS pin.
2. Input and output pin equivalent circuits
The following shows the equivalent circuits of input pins of the S-93C46B/56B/66B. None of the input pins incorporate pull-up and pull-down elements, so special care must be taken when designing to prevent a floating status. Output pins are high-level/low-level/high-impedance tri-state outputs. The TEST pin is disconnected from the internal circuit by a switching transistor during normal operation. As long as the absolute maximum rating is satisfied, the TEST pin and internal circuit will never be connected.
22
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
2. 1 Input pin
CS
Figure 23 CS Pin
SK, DI
Figure 24 SK, DI Pin
TEST
Figure 25 TEST Pin
Seiko Instruments Inc.
23
CMOS SERIAL E2PROM S-93C46B/56B/66B
Rev.4.3_00
2. 2 Output pin
Vcc
DO
Figure 26 DO Pin 3. Input pin noise elimination time
The S-93C46B/56B/66B include a built-in low-pass filter to eliminate noise at the SK, DI, and CS pins. This means that if the supply voltage is 5.0 V (at room temperature), noise with a pulse width of 20 ns or less can be eliminated. Note, therefore, the noise with a pulse width of more than 20 ns will be recognized as a pulse if the voltage exceeds VIH/VIL.
Precaution
• Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. • SII claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.
24
Seiko Instruments Inc.
Rev.4.3_00 Characteristics (Typical Data)
1. DC Characteristics 1. 1 Current consumption (READ) ICC1 vs. ambient temperature Ta
VCC = 5.5 V fSK = 2 MHz DATA = 0101 0.4 ICC1 (mA) 0.2
ICC1 (mA) 0.2 0.4
CMOS SERIAL E2PROM S-93C46B/56B/66B
1. 2 Current consumption (READ) ICC1 vs. ambient temperature Ta
VCC = 3.3 V fSK = 500 kHz DATA = 0101
0
−40
0 Ta (°C)
85
0
−40
0 Ta (°C)
85
1. 3 Current consumption (READ) ICC1 vs. ambient temperature Ta
VCC = 1.8 V fSK = 10 kHz DATA = 0101 0.4 ICC1 (mA) 0.2
1. 4 Current consumption (READ) ICC1 vs. power supply voltage VCC
Ta = 25°C fSK = 1 MHz, 500 kHz DATA = 0101 0.4 ICC1 (mA) 0.2 500 kHz 1 MHz
0
−40
0 Ta (°C)
85
0
2
3
∼
4
5
6
7
VCC (V)
1. 5 Current consumption (READ) ICC1 vs. power supply voltage VCC
Ta = 25°C fSK = 100 kHz, 10 kHz DATA = 0101
1. 6 Current consumption (READ) ICC1 vs. Clock frequency fSK
VCC = 5.0 V Ta = 25°C 0.4 ICC1 (mA)
0.4 ICC1 (mA) 0.2
100 kHz
0.2
10 kHz 0 2 3 4 56 7
0
10 k
100 k
1 M 2M 10M
fSK (Hz)
VCC (V)
Seiko Instruments Inc.
25
CMOS SERIAL E2PROM S-93C46B/56B/66B
Rev.4.3_00
1. 7 Current consumption (WRITE) ICC2 vs. ambient temperature Ta
VCC = 5.5 V 1.0 ICC2 (mA) 0.5
1. 8 Current consumption (WRITE) ICC2 vs. ambient temperature Ta
VCC = 3.3 V 1.0 ICC2 (mA) 0.5
0
−40
0 Ta (°C)
85
0
−40
0 Ta (°C)
85
1. 9 Current consumption (WRITE) ICC2 vs. ambient temperature Ta
VCC = 2.7 V 1.0 ICC2 (mA) 0.5
1. 10 Current consumption (WRITE) ICC2 vs. power supply voltage VCC
Ta = 25°C 1.0 ICC2 (mA) 0.5
0
−40
0 Ta (°C)
85
0
2
3
4
56
7
VCC (V)
1. 11 Current consumption in standby mode ISB vs. ambient temperature Ta
VCC = 5.5 V CS = GND 1.0 ISB (µA) 0.5
1. 12 Current consumption in standby mode ISB vs. power supply voltage VCC
Ta = 25°C CS = GND ISB (µA) 1.0
0.5
0
−40
0 Ta (°C)
85
0
2
3
4
56
7
VCC (V)
26
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
1. 13 Input leakage current ILI vs. ambient temperature Ta
VCC=5.5 V CS, SK, DI, TEST=0 V 1.0 lLI (µA) 0.5
1. 14 Input leakage current ILI vs. ambient temperature Ta
VCC = 5.5 V CS, SK, DI, TEST = 5.5 V 1.0 ILI (µA) 0.5
0
0
-40
0 Ta (°C)
85
−40
0 Ta (°C)
85
1. 15 Output leakage current ILO vs. ambient temperature Ta
VCC = 5.5 V DO = 0 V 1.0 ILO (µA) 0.5
1. 16 Output leakage current ILO vs. ambient temperature Ta
VCC = 5.5 V DO = 5.5 V 1.0 ILO (µA) 0.5
0
−40
0 Ta (°C)
85
0
−40
0 Ta (°C)
85
1. 17 High-level output voltage VOH vs. ambient temperature Ta
4.6 VOH (V) 4.4 4.2 VCC = 4.5 V IOH = −400 µA
1. 18 High-level output voltage VOH vs. ambient temperature Ta
2.7 VOH (V) 2.6 2.5 VCC = 2.7 V IOH = −100 µA
−40
0 Ta (°C)
85
−40
0 Ta (°C)
85
Seiko Instruments Inc.
27
CMOS SERIAL E2PROM S-93C46B/56B/66B
Rev.4.3_00
1. 19 High-level output voltage VOH vs. ambient temperature Ta
2.5 VOH (V) 2.4 2.3 VCC = 2.5 V IOH = −100 µA
1. 20 High-level output voltage VOH vs. ambient temperature Ta
1.9 VOH (V) 1.8 1.7 VCC = 1.8 V IOH = −10 µA
−40
0 Ta (°C)
85
−40
0 Ta (°C)
85
1. 21 Low-level output voltage VOL vs. ambient temperature Ta
0.3 VOL (V) 0.2 0.1 VCC = 4.5 V IOL = 2.1 mA
1. 22 Low-level output voltage VOL vs. ambient temperature Ta
0.03 VOL 0.02 (V) 0.01 VCC = 1.8 V IOL = 100 µA
−40
0 Ta (°C)
85
−40
0 Ta (°C)
85
1. 23 High-level output current IOH vs. ambient temperature Ta
VCC = 4.5 V VOH = 2.4 V −20.0 IOH (mA) −10.0
1. 24 High-level output current IOH vs. ambient temperature Ta
VCC = 2.7 V VOH = 2.4 V −2 IOH (mA) −1
0
−40
0 Ta (°C)
85
0
−40
0 Ta (°C)
85
28
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
1. 25 High-level output current IOH vs. ambient temperature Ta
VCC = 2.5 V VOH = 2.2 V −2 IOH (mA) −1
1. 26 High-level output current IOH vs. ambient temperature Ta
VCC = 1.8 V VOH = 1.6 V −1.0 IOH (mA) −0.5
0
−40
0 Ta (°C)
85
0
−40
0 Ta (°C)
85
1. 27 Low-level output current IOL vs. ambient temperature Ta
VCC = 4.5 V VOL = 0.4 V 20 IOL (mA) 10
1. 28 Low-level output current IOL vs. ambient temperature Ta
VCC = 1.8 V VOL = 0.1 V 1.0 IOL (mA) 0.5
0
−40
0 Ta (°C)
85
0
−40
0 Ta (°C)
85
1. 29 Input inverted voltage VINV vs. power supply voltage VCC
Ta = 25°C CS, SK, DI 3.0 VINV (V) 1.5
1. 30 Input inverted voltage VINV vs. ambient temperature Ta
VCC = 5.0 V CS, SK, DI 3.0 VINV (V) 2.0
0
1
2
3
45
67
0
−40
0 Ta (°C)
85
VCC (V)
Seiko Instruments Inc.
29
CMOS SERIAL E2PROM S-93C46B/56B/66B
Rev.4.3_00
1. 31 Low supply voltage detection voltage −VDET vs. ambient temperature Ta
1. 32 Low supply voltage release voltage +VDET vs. ambient temperature Ta
2.0 −VDET (V) 1.0
+VDET (V)
2.0
1.0
0
−40
0 Ta (°C)
85
0
−40
0 Ta (°C)
85
30
Seiko Instruments Inc.
Rev.4.3_00
CMOS SERIAL E2PROM S-93C46B/56B/66B
2. AC Characteristics 2. 1 Maximum operating frequency fMAX. vs. power supply voltage VCC
Ta = 25°C 2M 1M 100k 10k 1 2 3 4 5 1 2 3 4 56 7 4 tPR (ms) 2
2. 2 Write time tPR vs. power supply voltage VCC
Ta = 25°C
fMAX. (Hz)
VCC (V)
VCC (V)
2. 3 Write time tPR vs. ambient temperature Ta
VCC = 5.0 V tPR (ms) 6 4 2
2. 4 Write time tPR vs. ambient temperature Ta
6 4 2 VCC = 3.0 V
tPR (ms)
−40
0 Ta (°C)
85
−40
0 Ta (°C)
85
2. 5 Write time tPR vs. ambient temperature Ta
VCC = 2.7 V tPR (ms) 6 4 2
2. 6 Data output delay time tPD vs. ambient temperature Ta
VCC = 4.5 V tPD (µs) 0.3 0.2 0.1
−40
0 Ta (°C)
85
−40
0 Ta (°C)
85
Seiko Instruments Inc.
31
CMOS SERIAL E2PROM S-93C46B/56B/66B
Rev.4.3_00
2. 7 Data output delay time tPD vs. ambient temperature Ta
VCC = 2.7 V tPD (µs) 0.6 0.4 0.2
2. 8 Data output delay time tPD vs. ambient temperature Ta
VCC = 1.8 V tPD (µs) 1.5 1.0 0.5
−40
0 Ta (°C)
85
−40
0 Ta (°C)
85
32
Seiko Instruments Inc.
Rev.4.3_00 Product Name Structure
S-93CxxB x 0 x xxxx G
CMOS SERIAL E2PROM S-93C46B/56B/66B
Package name (abbreviation) and IC packing specifications D8S1: J8T1: J8T2: T8T1: T8T2: I8T1: 8-Pin DIP, Tube 8-Pin SOP(JEDEC), Tape 8-Pin SOP(JEDEC), Tape, +105°C Max.supported 8-Pin TSSOP, Tape 8-Pin TSSOP, Tape, +105°C Max. supported SNT-8A, Tape
Operation temperature I: −40 to +85°C H: −40 to +105°C (Only 8-Pin SOP(JEDEC) , 8-Pin TSSOP) Fixed Pin assignment D: 8-Pin DIP 8-Pin SOP(JEDEC) 8-Pin TSSOP SNT-8A R: 8-Pin SOP(JEDEC) (Rotated) Product name S-93C46B : 1 K-bit S-93C56B : 2 K-bit S-93C66B : 4 K-bit
Seiko Instruments Inc.
33
9.6(10.6max.)
8 5
1
4
0.89
1.3
7.62
2.54
0.48±0.1
0.25 -0.05 0° to 15°
+0.11
No. DP008-F-P-SD-3.0
TITLE No. SCALE UNIT
DIP8-F-PKG Dimensions DP008-F-P-SD-3.0
mm
Seiko Instruments Inc.
5.02±0.2
8 5
1
4
0.20±0.05
1.27
0.4±0.05
No. FJ008-A-P-SD-2.1
TITLE No. SCALE UNIT
SOP8J-D-PKG Dimensions FJ008-A-P-SD-2.1
mm
Seiko Instruments Inc.
2.0±0.05 ø1.55±0.05
4.0±0.1(10 pitches:40.0±0.2) 0.3±0.05
ø2.0±0.05 5°max.
8.0±0.1
2.1±0.1
6.7±0.1
1
8
4
5
Feed direction
No. FJ008-D-C-SD-1.1
TITLE No. SCALE UNIT
SOP8J-D-Carrier Tape FJ008-D-C-SD-1.1
mm
Seiko Instruments Inc.
60°
2±0.5 Enlarged drawing in the central part ø21±0.8 2±0.5 ø13±0.2 13.5±0.5
No. FJ008-D-R-SD-1.1
TITLE No. SCALE UNIT
SOP8J-D-Reel FJ008-D-R-SD-1.1
QTY. mm 2,000
Seiko Instruments Inc.
3.00 -0.2
8 5
+0.3
1
4
0.17±0.05
0.2±0.1 0.65
No. FT008-A-P-SD-1.1
TITLE No. SCALE UNIT
TSSOP8-E-PKG Dimensions FT008-A-P-SD-1.1
mm
Seiko Instruments Inc.
4.0±0.1 2.0±0.05 ø1.55±0.05 0.3±0.05
8.0±0.1
ø1.55 -0.05
+0.1
(4.4)
6.6 -0.2
+0.4
1 4
8 5
Feed direction
No. FT008-E-C-SD-1.0
TITLE No. SCALE UNIT
TSSOP8-E-Carrier Tape FT008-E-C-SD-1.0
mm
Seiko Instruments Inc.
13.4±1.0 Enlarged drawing in the central part ø21±0.8 2±0.5 ø13±0.5 17.5±1.0
No. FT008-E-R-SD-1.0
TITLE No. SCALE UNIT mm
TSSOP8-E-Reel FT008-E-R-SD-1.0
QTY. 3,000
Seiko Instruments Inc.
1 .97±0.03
8 7 6 5
1
0.5
2
3
4
0.08 -0.02
+0.05
0.48±0.02
0.2±0.05
No. PH008-A-P-SD-2.0
TITLE No. SCALE UNIT
SNT-8A-A-PKG Dimensions PH008-A-P-SD-2.0
mm
Seiko Instruments Inc.
ø1.5 -0
+0.1
2.0±0.05
4.0±0.1
0.25±0.05
5°
2.25±0.05
ø0.5±0.1
4.0±0.1
0.65±0.05
4 321
5 6 78
Feed direction
No. PH008-A-C-SD-1.0
TITLE No. SCALE UNIT
SNT-8A-A-Carrier Tape PH008-A-C-SD-1.0
mm
Seiko Instruments Inc.
12.5max.
Enlarged drawing in the central part ø13±0.2
9.0±0.3
(60°)
(60°)
No. PH008-A-R-SD-1.0
TITLE No. SCALE UNIT mm
SNT-8A-A-Reel PH008-A-R-SD-1.0
QTY. 5,000
Seiko Instruments Inc.
0.52
2.01
0.52
0.3
0.2
0.3
0.2
0.3
0.2
0.3
Caution Making the wire pattern under the package is possible. However, note that the package may be upraised due to the thickness made by the silk screen printing and of a solder resist on the pattern because this package does not have the standoff.
No. PH008-A-L-SD-3.0
TITLE No. SCALE UNIT
SNT-8A-A-Land Recommendation
PH008-A-L-SD-3.0
mm
Seiko Instruments Inc.
• • • • • •
The information described herein is subject to change without notice. Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design. When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority. Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited. The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of Seiko Instruments Inc. Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.