0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
SP320ACF

SP320ACF

  • 厂商:

    SIPEX(迈凌)

  • 封装:

  • 描述:

    SP320ACF - Complete 5V-Only V.35 Interface with RS-232 (V.28) Control Lines - Sipex Corporation

  • 数据手册
  • 价格&库存
SP320ACF 数据手册
® SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines ■ ■ ■ ■ ■ ■ 10Mbps Data Throughput +5V-Only, Single Supply Operation 3 Drivers, 3 Receivers – V.35 4 Drivers, 4 Receivers – RS-232 80-pin MQFP Surface Mount Packaging Pin Compatible with SP319 DESCRIPTION The SP320 is a complete V.35 interface transceiver offering 3 drivers and 3 receivers of V.35, and 4 drivers and 4 receivers of RS-232 (V.28). A Sipex patented charge pump allows +5V only low power operation. RS-232 drivers and receivers are specified to operate at 120kbps, all V.35 drivers and receivers operate up to 5Mbps. +5V 25, 33, 41, 62, 73 26 + 0.1µF + 0.1µF C1+ VCC VDD 27 32 + 0.1µF 30 C128 C2+ 31 C2- SP320 VSS 0.1µF + +5V 3 TS000 9 ENV35 Vcc 400kΩ 100Ω RCA1 70 RCOUT 1 RCB1 71 RCA2 37 RCOUT2 20 RCB2 38 R1IN 66 R1OUT 80 R2IN 68 R2OUT 78 R3IN 35 5kΩ 5kΩ 100Ω 14 DRIN1 61 DRA1 Vcc 400kΩ 59 DRB1 13 T1IN Vcc 58 T1OUT 16 T2IN 400kΩ Vcc 54 T2OUT 17 T3IN 400kΩ Vcc 400kΩ 47 T3OUT 24 T4IN Vcc 51 T4OUT 22 DRIN2 42 DRA2 R3OUT 19 R4IN 39 R4OUT 21 RCA3 76 5kΩ 400kΩ 5kΩ Vcc 400kΩ 44 DRB2 23 STEN 15 DRIN3 63 DRA3 65 DRB3 6 TTEN RCOUT3 79 RTEN 7 RCB3 77 100Ω 29, 34, 43, 60, 64, 72 Rev:A Date: 1/27/04 SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines © Copyright 2004 Sipex Corporation 1 ABSOLUTE MAXIMUM RATINGS These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. VCC.....................................................................................................+7V Input Voltages Logic........................................................-0.3V to (VCC+0.5V) Drivers..................................................-0.3V to (VCC+0.5V) Receivers..................................................±30V at ≤100mA Output Voltages Logic........................................................-0.3V to (VCC+0.5V) Drivers.......................................................................±14V Receivers..............................................-0.3V to (VCC+0.5V) Storage Temperature.......................................................-65˚C to +150˚C Power Dissipation..........................................................................1500mW Package Derating ØJC.......................................................................16 •C/W ØJA.......................................................................46 •C/W SPECIFICATIONS TMIN to TMAX and VCC = 5V±5% unless otherwise noted. PARAMETER V.35 DRIVER TTL Input Levels VIL VIH Voltage Outputs Differential Outputs Source Impedance Short Circuit Impedance Voltage Output Offset AC Characteristics Transition Time Maximum Transmission Rate Propagation Delay tPHL tPLH V.35 RECEIVER TTL Output Levels VOL VOH Receiver Inputs Differential Input Threshold Input Impedance Short Circuit Impedance AC Characteristics Maximum Transmission Rate Propagation Delay tPHL tPLH MIN. TYP. MAX. UNITS CONDITIONS 0.8 2.0 ±0.44 50 135 -0.6 40 5 150 150 250 250 ±0.55 100 150 ±0.66 150 165 +0.6 Volts Volts Volts Ohms Ohms Volts ns Mbps ns ns RL=100Ω from A to B Measured from A=B to Gnd, VOUT=-2V to +2V VOffset={[|VA|+|VB|]/2} Rise/fall time, 10% to 90% RL=100Ω, VDIFF OUT= 0.55V±20% Measured from 1.5V of VIN to 50% of VOUT Measured from 1.5V of VIN to 50% of VOUT 0.4 2.4 -0.3 90 135 +0.3 110 165 Volts Volts Volts Ohms Ohms IOUT=-3.2mA IOUT=1.0mA 100 150 Measured from A=B to Gnd VIN=-2V to +2V VIN = ±0.55V ±20% Measured from 50% of VIN to 1.5V of ROUT Measured from 50% of VIN to 1.5V of ROUT 5 150 150 250 250 Mbps ns ns Rev:A Date: 1/27/04 SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines © Copyright 2004 Sipex Corporation 2 SPECIFICATIONS (CONTINUED) TMIN to TMAX and VCC = 5V±5% unless otherwise noted. PARAMETER RS-232 DRIVER TTL Input Levels VIL VIH Voltage Outputs High Level Output Low Level Output Open Circuit Output Short Circuit Current Power Off Impedance AC Characteristics Slew Rate Maximum Transmission Rate Transition Time Propagation Delay tPHL tPLH MIN. TYP. MAX. UNITS CONDITIONS 0.8 2.0 +5.0 -15.0 -15 -100 300 +15.0 -5.0 +15 +100 Volts Volts Volts Volts Volts mA Ohms V/µs kbps RL= 3kΩ to Gnd RL= 3kΩ to Gnd RL= ∞ RL= Gnd VCC= 0V; VOUT= ±2V RL= 3kΩ, CL= 50pF; From +3V to -3V or -3V to +3V, TA = 25˚C, VCC = +5V RL= 3kΩ, CL= 2500pF Rise/fall time, between ±3V RL= 3kΩ, CL= 2500pF RL= 3kΩ, CL= 2500pF; From 1.5V of TIN to 50% of VOUT RL= 3kΩ, CL= 2500pF; From 1.5V of TIN to 50% of VOUT 30 120 1.56 2 2 8 8 µs µs µs RS-232 RECEIVER TTL Output Levels VOL VOH Receiver Input Input Voltage Range High Threshold Low Threshold Hysteresis Receiver Input Circuit Bias Input Impedance AC Characteristics Maximum Transmission Rate Propagation Delay tPHL tPLH POWER REQUIREMENTS No Load VCC Supply Current Full Load VCC Supply Current 0.4 2.4 -15 0.8 0.2 3 120 0.1 0.1 35 60 1 1 70 1.7 1.2 0.5 5 +15 3.0 1 +2.0 7 Volts Volts Volts Volts Volts Volts Volts kOhms kbps µs µs mA mA From 50% of RIN to 1.5V of ROUT From 50% of RIN to 1.5V of ROUT No load; VCC= 5.0V; TA= 25˚C RS-232 drivers RL= 3kΩ to Gnd; DC Input V.35 drivers RL= 100Ω from A to B; DC Input TS000 = ENV35 = 0V VCC= 5V; TA= +25˚C VIN= ±15V Shutdown Current 1.5 mA Rev:A Date: 1/27/04 SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines © Copyright 2004 Sipex Corporation 3 THEORY OF OPERATION The SP320 is a single chip +5V-only serial transceiver that supports all the signals necessary to implement a full V.35 interface. Three V.35 drivers and three V.35 receivers make up the clock and data signals. Four RS-232 (V.28) drivers and four RS-232 (V.28) receivers are used for control line signals for the interface. V.35 Drivers The V.35 drivers are +5V-only, low power voltage output transmitters. The drivers do not require any external resistor networks, and will meet the following requirements: 1. Source impedance in the range of 50Ω to 150Ω. 2. Resistance between short-circuited terminals and ground is 150Ω ±15Ω. 3. When terminated with a 100Ω resistive load the terminal to terminal voltage will be 0.55 Volts ±20% so that the A terminal is positive to the B terminal when binary 0 is transmitted, and the conditions are reversed to transmit binary 1. 4. The arithmetic mean of the voltage of the A terminal with respect to ground, and the B terminal with respect to ground will not exceed 0.6 Volts when terminated as in 3 above. The V.35 drivers can operate at data rates as high as 5Mbps. The driver outputs are protected against short-circuits between the A and B outputs and short circuits to ground. Two of the V.35 drivers, DRIN2 and DRIN3 are equipped with enable control lines. When the enable pins are high the driver outputs are disabled, the output impedance of a disabled driver will nominally be 300Ω. When the enable pins are low, the drivers are active. V.35 Receivers The V.35 receivers are +5V only, low power differential receivers which meet the following requirements: 1. Input impedance in the range of 100Ω ±10Ω. 2. Resistance to ground of 150 Ω ± 15 Ω , measured from short-circuited terminals. Rev:A Date: 1/27/04 All of the V.35 receivers can operate at data rates as high as 5Mbps. The sensitivity of the V.35 receiver inputs is ±300mV. RS-232 (V.28) Drivers The RS-232 drivers are inverting transmitters, which accept either TTL or CMOS inputs and output the RS-232 signals with an inverted sense relative to the input logic levels. Typically, the RS-232 output voltage swing is ±9V with no load, and ±5V minimum with full load. The transmitter outputs are protected against infinite short-circuits to ground without degradation in reliability. In the power off state, the output impedance of the RS-232 drivers will be greater than 300Ω over a ±2V range. Should the input of a driver be left open, an internal 400kΩ pullup resistor to VCC forces the input high, thus committing the output to a low state. The slew rate of the transmitter output is internally limited to a maximum of 30V/µs in order to meet the EIA standards. The RS-232 drivers are rated for 120kbps data rates. RS-232 (V.28) Receivers The RS-232 receivers convert RS-232 input signals to inverted TTL signals. Each of the four receivers features 500mV of hysteresis margin to minimize the effects of noisy transmission lines. The inputs also have a 5kΩ resistor to ground; in an open circuit situation the input of the receiver will be forced low, committing the output to a logic high state. The input resistance will maintain 3kΩ-7kΩ over a ±15V range. The maximum operating voltage range for the receiver is ±30V, under these conditions the input current to the receiver must be limited to less than 100mA. The RS-232 receivers can operate to beyond 120kbps. CHARGE PUMP The charge pump is a Sipex patented design (U.S. 5,306,954) and uses a unique approach compared to older less-efficient designs. The charge pump still requires four external capacitors, but uses a four-phase voltage shifting technique to attain symmetrical ±10V power supplies. The capacitors can be as low as 0.1µF with a 16 Volt rating. Polarized or non-polarized capacitors can be used. SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines © Copyright 2004 Sipex Corporation 4 +10V a) C2+ GND GND b) C2– –10V Phase 4 -Vdd transfer- The fourth phase of the clock connects the negative terminal of C2 to ground and transfers the generated +10V across C2 to C4, the Vdd storage capacitor. Again, simultaneously with this, the positive side of capacitor C1 is switched to +5V and the negative side is connected to ground, and the cycle begins again. Since both V+ and V- are separately generated from Vcc in a no load condition, V+and V- will be symmetrical. Older charge pump approaches that generate V- from V+ will show a decrease in the magnitude of V- compared to V+ due to the inherent inefficiencies in the design. The clock rate for the charge pump typically operates at 15kHz. The external capacitors must be 0.1µF with a 16V breakdown rating. Shutdown Mode The SP320 can be put into a low power shutdown mode by bringing both TS000 (pin 3) and ENV35 (pin 9) low. In shutdown mode, the SP320 will draw less than 2mA of supply current. For normal operation, both pins should be connected to +5V. External Power Supplies For applications that do not require +5V only, external supplies can be applied at the V+ and V- pins. The value of the external supply voltages must be no greater than ±10V. The current drain from the ±10V supplies is used for the RS-232 drivers. For the RS-232 driver the current requirement will be 3.5mA per driver. It is critical the external power supplies provide a power supply sequence of : +10V, +5V, and then -10V. Applications Information The SP320 is a single chip device that can implement a complete V.35 interface. Three (3) V.35 drivers and three (3) V.35 receivers are used for clock and data signals and four (4) RS-232 (V.28) drivers and four (4) RS-232 (V.28) receivers can be used for the control signals of the interface. The following examples show the SP320 configured in either a DTE or DCE application. Figure 1. Charge Pump Waveforms Figure 1a shows the waveform found on the positive side of capacitor C2, and Figure 1b shows the negative side of capacitor C2. There is a free-running oscillator that controls the four phases of the voltage shifting. A description of each phase follows. Phase 1 -Vss charge storage- During this phase of the clock cycle, the positive side of capactors C1 and C2 are initially charged to +5V. C1+ is then switched to ground and the charge in C1- is transferred to C2-. Since C2+ is connected to +5V, the voltage potential across capacitor C2 is now 10V. Phase 2 -Vss transfer- Phase two of the clock connects the negative terminal of C2 to the Vss storage capacitor and the positive terminal of C2 to ground, and transfers the generated -10V to C3. Simultaneously, the positive side of capacitor C1 is switched to +5V and the negative side is connected to ground. Phase 3 -Vdd charge storage- The third phase of the clock is identical to the first phase- the transferred charge in C1 produces -5V in the negative terminal of C1, which is applied to the negative side of capacitor C2. Since C2+ is at +5V, the voltage potential across C2 is +10V. Rev:A Date: 1/27/04 SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines © Copyright 2004 Sipex Corporation 5 VCC = +5V VCC = +5V +10V C1 + – C4 + – + +5V VDD Storage Capacitor VSS Storage Capacitor C1 + – C4 + – + C2 + – – C2 + – – VDD Storage Capacitor VSS Storage Capacitor C3 –5V –5V C3 Figure 2. Charge Pump Phase 1 Figure 3. Charge Pump Phase 2 VCC = +5V VCC = +5V C4 + – + C1 + – C2 + – – VDD Storage Capacitor VSS Storage Capacitor C1 + – +5V C2 + – C4 + – – + VDD Storage Capacitor VSS Storage Capacitor –10V C3 –5V –5V C3 Figure 4. Charge Pump Phase 3 Figure 5. Charge Pump Phase 4 1µF T = 50Ω 50Ω 125Ω 1µF 1µF VCC2 5V 1µF VCC1 5V 1µF V.35 DX 1µF P T S U SCTE (113) TXD (103) P S U W TXC (114) AA Y RXC (115) X V TXD (104) T R T T T T T V.35 RX DX T W AA RX RX T Y X DX RX T V T DX RX T R DX B VCC1 1µF 1µF A GND (102) CABLE SHIELD B A VCC2 1µF 1µF 1µF RS-232 DX DX RX RX RX 1µ F DTR (108) RTS (105) DSR (107) CTS (106) DCD (109) TM (142) RDL (140) 1µF RS-232 RX RX DX DX DX DX RX 1µ F H C E D F NN N H C E D F NN N OPTIONAL SIGNALS RX DX DX L LLB (141) L RX ISO 2593 34-PIN DTE/DCE INTERFACE CONNECTOR ISO 2593 34-PIN DTE/DCE INTERFACE CONNECTOR Figure 6. A Competitor’s Typical V.35 Solution Using Six Components. Rev:A Date: 1/27/04 SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines © Copyright 2004 Sipex Corporation 6 +5V 0.1µF 1N5819 0.1µF 0.1µF +5V 1N5819 0.1µF 0.1µF 31 C2- 0.1µF 31 C2- 28 C2+ 25 VCC 27 26 30 VDD C1+ C1- 32 VSS 28 0.1µF C2+ 25 27 26 30 0.1µF VCC VDD C1+ C1- 32 VSS SP320CF DRIN1 14 DRIN3 15 DRIN2 22 RCOUT3 79 RCOUT2 20 RCOUT1 1 T2IN 16 T1IN 13 T3IN 17 T4IN 24 R2OUT 78 SP320CF P S U W A A RCOUT3 79 TxD (103) P S U W RCOUT1 14 RCOUT2 20 TxC (113) Y AA X V T R H TxCC (114) RxC (115) RxD (104) Y AA X V T R DRIN2 22 DRIN3 15 DRIN1 14 R2OUT 78 R1OUT 80 R4OUT 21 R3OUT 19 T2IN 16 T1IN 13 T3IN 17 T4IN 24 DTR (108) RTS (105) RL (140) LL (141) DSR (107) CTS (106) DCD (109) TM (142) B B H C C N N L L E E R1OUT 80 R3OUT 19 R4OUT 21 D D F F NN NN 29, 34, 43, 60, 64, 72 ISO2593 34-PIN DTE/DCE INTERFACE CONNECTOR ISO2593 34-PIN DTE/DCE INTERFACE CONNECTOR 29, 34, 43, 60, 64, 72 Figure 7. Typical DTE-DCE V.35 Connection with the SP320 Rev:A Date: 1/27/04 SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines © Copyright 2004 Sipex Corporation 7 ISO-2593 connector pin out Signal Ground Clear to Send Data Carrier Detect Ring Indicator Local Loopback Remote Loopback Receive Data (A) Receive Data (B) Receive Timing (A) Receive Timing (B) Unassigned--Unassigned--Unassigned--Unassigned--Unassigned--Unassigned--Test Mode B D F J L N R T V X Z BB DD FF JJ LL NN A C E H K M P S U W Y AA CC EE HH KK MM Chasis Ground Request to Send DCE Ready (DSR) DTE Ready (DTR) Unassigned--Unassigned--Transmitted Data (A) Transmitted Data (B) Terminal Timing (A) } 113(A) Terminal Timing (B) } 113(B) Transmit Timing (A) } 114(A) Transmit Timing (B) } 114(B) Unassigned--Unassigned--Unassigned--Unassigned--Unassigned--- Typical DCE V.35 interface +5V 25, 33, 41, 62, 73 26 + 0.1µF + 0.1µF 30 C1+ VCC VDD 27 32 + 0.1µF C128 C2+ 31 C23 TS000 9 ENV35 SP320 VSS 0.1µF + +5V Vcc 400KΩ 100Ω 103(A) TXD 103(B) 113(A) TXC 113(B) 105 RTS 108 DTR 140 RLPBK 141 LLPBK SPARE SPARE SPARE RCA1 70 RCOUT 1 RCB1 71 RCA2 37 RCOUT2 20 RCB2 38 R1IN 66 R1OUT 80 R2IN 68 R2OUT 78 R3IN 35 5kΩ 5kΩ 100Ω 14 DRIN1 61 DRA1 59 DRB1 13 T1IN RXD 104(A) 104(B) CTS 106 DSR 107 DCD 109 RI 125 TXCC 114(A) 114(B) RXC 115(A) 115(B) Vcc 400kΩ Vcc 400kΩ 58 T1OUT 16 T2IN Vcc 54 T2OUT 17 T3IN 400kΩ Vcc 400kΩ 47 T3OUT 24 T4IN 51 T4OUT Vcc R3OUT 19 R4IN 39 R4OUT 21 RCA3 76 5kΩ 400kΩ 22 DRIN2 42 DRA2 44 DRB2 23 STEN 15 DRIN3 63 DRA3 65 DRB3 6 TTEN 5kΩ Vcc 400kΩ RCOUT3 79 RTEN 7 RCB3 77 100Ω 29, 34, 43, 60, 64, 72 Rev:A Date: 1/27/04 SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines © Copyright 2004 Sipex Corporation 8 ISO-2593 connector pin out Signal Ground Clear to Send Data Carrier Detect Ring Indicator Local Loopback Remote Loopback Receive Data (A) Receive Data (B) Receive Timing (A) Receive Timing (B) Unassigned--Unassigned--Unassigned--Unassigned--Unassigned--Unassigned--Test Mode B D F J L N R T V X Z BB DD FF JJ LL NN A C E H K M P S U W Y AA CC EE HH KK MM Chasis Ground Request to Send DCE Ready (DSR) DTE Ready (DTR) Unassigned--Unassigned--Transmitted Data (A) Transmitted Data (B) Terminal Timing (A) } 113(A) Terminal Timing (B) } 113(B) Transmit Timing (A) } 114(A) Transmit Timing (B) } 114(B) Unassigned--Unassigned--Unassigned--Unassigned--Unassigned--- Typical DTE V.35 interface +5V 25, 33, 41, 62, 73 26 + 0.1µF + 0.1µF 30 C1+ VCC VDD 27 32 + 0.1µF C128 C2+ 31 C23 TS000 9 ENV35 SP320 VSS 0.1µF + +5V Vcc 400kΩ 100Ω 104(A) RXD 104(B) 114(A) TXCC 114(B) 106 CTS 107 DSR 109 DCD 125 RI 115(A) RXC 115(B) RCA1 70 RCOUT 1 RCB1 71 RCA2 37 RCOUT2 20 RCB2 38 R1IN 66 R1OUT 80 R2IN 68 R2OUT 78 R3IN 35 5kΩ 5kΩ 100Ω 14 DRIN1 Vcc TXD 103(A) 103(B) RTS 105 DTR 108 RLPBK 140 LLPBK 141 TXCT 113(A) 113(B) SPARE SPARE SPARE 61 DRA1 59 DRB1 13 T1IN 400kΩ Vcc 400kΩ 58 T1OUT 16 T2IN Vcc 400kΩ 54 T2OUT 17 T3IN Vcc 400kΩ 47 T3OUT 24 T4IN 51 T4OUT Vcc R3OUT 19 R4IN 39 R4OUT 21 RCA3 76 5kΩ 400kΩ 22 DRIN2 42 DRA2 44 DRB2 23 STEN 15 DRIN3 63 DRA3 65 DRB3 6 TTEN 5kΩ Vcc 400kΩ RCOUT3 79 RTEN 7 RCB3 77 100Ω 29, 34, 43, 60, 64, 72 Rev:A Date: 1/27/04 SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines © Copyright 2004 Sipex Corporation 9 Pin configuration RCOUT1 1 NC 2 TS000 3 NC 4 NC 5 TTEN 6 RTEN 7 NC 8 ENV35 9 NC 10 NC 11 NC 12 T1IN 13 DRIN1 14 DRIN3 15 T2IN 16 T3IN 17 NC 18 R3OUT 19 RCOUT2 20 80 R1OUT 79 RCOUT3 78 R2OUT 77 RCB3 76 RCA3 75 NC 74 NC 73 VCC 72 GND 71 RCB1 70 RCA1 69 NC 68 R2IN 67 NC 66 R1IN 65 DRB3 64 GND 63 DRA3 62 VCC 61 DRA1 SP320 60 GND 59 DRB1 58 T1OUT 57 NC 56 NC 55 NC 54 T2OUT 53 NC 52 NC 51 T4OUT 50 NC 49 NC 48 NC 47 T3OUT 46 NC 45 NC 44 DRB2 43 GND 42 DRA2 41 VCC Typical application circuit +5V + 0.1µF + 0.1µF +5V RCA1 70 RCOUT 1 RCB1 71 RCA2 37 RCOUT2 20 RCB2 38 R1IN 66 R1OUT 80 R2IN 68 R2OUT 78 R3IN 35 5kΩ 5kΩ 100Ω 100Ω R3OUT 19 R4IN 39 R4OUT 21 RCA3 76 RCOUT3 79 RTEN 7 RCB3 77 Rev:A Date: 1/27/04 SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines ROUT4 21 DRIN2 22 STEN 23 T4IN 24 VCC 25 C1+ 26 VDD 27 C2+ 28 GND 29 C1- 30 C2- 31 VSS 32 VCC 33 GND 34 R3IN 35 NC 36 RCA2 37 RCB2 38 R4IN 39 NC 40 25, 33, 41, 62, 73 26 C1+ VCC VDD 27 32 + 0.1µF 30 C128 C2+ 31 C2- SP320 VSS 0.1µF + 3 TS000 9 ENV35 400kΩ Vcc 14 DRIN1 61 DRA1 Vcc 400kΩ 59 DRB1 13 T1IN Vcc 58 T1OUT 16 T2IN 400kΩ Vcc 54 T2OUT 17 T3IN 400kΩ Vcc 400kΩ 47 T3OUT 24 T4IN Vcc 5kΩ 400kΩ 51 T4OUT 22 DRIN2 42 DRA2 5kΩ Vcc 400kΩ 100Ω 44 DRB2 23 STEN 15 DRIN3 63 DRA3 65 DRB3 6 TTEN 29, 34, 43, 60, 64, 72 © Copyright 2004 Sipex Corporation 10 PACKAGE: 80 Pin MQFP D D1 D2 PIN 1 c 0.30" RAD. TYP. 0.20" RAD. TYP. C L E1 E E2 0° MIN. 5°-16° 0°–7° 5°-16° C L L L1 A2 b e A1 A Seating Plane DIMENSIONS Minimum/Maximum (mm) SYMBOL A A1 A2 b D D1 D2 E E1 E2 e N 80–PIN MQFP JEDEC MS-22 (BEC) Variation MIN 0.00 1.80 0.22 17.20 BSC 14.00 BSC 12.35 REF 17.20 BSC 14.00 BSC 12.35 REF 0.65 BSC 80 2.00 NOM MAX 2.45 0.25 2.20 0.40 COMMON DIMENTIONS SYMBL MIN c L L1 0.11 0.73 0.88 NOM MAX 23.00 1.03 1.60 BASIC 80 PIN MQFP (MS-022 BC) Rev:A Date: 1/27/04 SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines © Copyright 2004 Sipex Corporation 11 ORDERING INFORMATION Model Temperature Range Package Types SP320ACF ................................................... 0˚C to +70˚C ...................... 80-pin JEDEC (BE-2 Outline) MQFP Please consult the factory for pricing and availability on a Tape-On-Reel option. REVISION HISTORY DATE 1/27/04 REVISION A DESCRIPTION Implemented tracking revision. Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Rev:A Date: 1/27/04 SP320 Complete +5V-Only V.35 Interface with RS-232 (V.28) Control Lines © Copyright 2004 Sipex Corporation 12
SP320ACF 价格&库存

很抱歉,暂时无法提供与“SP320ACF”相匹配的价格&库存,您可以联系我们找货

免费人工找货