0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
SI5332DC08824-GM1R

SI5332DC08824-GM1R

  • 厂商:

    SKYWORKS(思佳讯)

  • 封装:

    QFN-32_5X5MM-EP

  • 描述:

    IC CLOCK GENERATOR QFN

  • 详情介绍
  • 数据手册
  • 价格&库存
SI5332DC08824-GM1R 数据手册
Si5332 Data Sheet 6/8/12-Output Any-Frequency Clock Generator KEY FEATURES Based on Silicon Labs proprietary MultiSynth™ flexible frequency synthesis technology, the Si5332 generates any combination of output frequencies with excellent jitter performance (190 fs rms). The device's highly flexible architecture enables a single device to generate a wide range of integer and non-integer related frequencies on up to 12 differential clock outputs with 0 ppm frequency synthesis error. The device offers multiple banks of outputs that can each be tied to independent voltages, enabling usage in mixed-supply applications. Further, the signal format of each clock output is user-configurable. Given its frequency, format, and supply voltage flexibility, the Si5332 is ideally suited to replace multiple clock ICs and oscillators with a single device. The Si5332 is quickly and easily configured using ClockBuilder Pro™ software. ClockBuilder Pro assigns a custom part number for each unique configuration. Devices ordered with custom part numbers are factory-programmed free of charge, making it easy to get a custom clock uniquely tailored for each application. Si5332 can also be programmed via an I2C serial interface. • Any-Frequency 6/8/12-output programmable clock generators • Offered in three different package sizes, supporting different combinations of output clocks and user configurable hardware input pins • 32-pin QFN, up to 6 outputs • 40-pin QFN, up to 8 outputs • 48-pin QFN, up to 12 outputs • MultiSynth technology enables anyfrequency synthesis on any output up to 250 MHz • Highly configurable output path featuring a cross point mux • Up to three independent fractional synthesis output paths • Up to five independent integer dividers Applications: • Embedded 50 MHz crystal option • • • • Servers, Storage, Search Acceleration Ethernet Switches, Routers Small Cells, Mobile Backhaul/Fronthaul Print Imaging • • • • Communications Broadcast Video Test and Measurement Industrial, Embedded Computing • Input frequency range: • External crystal: 16 to 50 MHz • Differential clock: 10 to 250 MHz • LVCMOS clock: 10 to 170 MHz • Output frequency range: • Differential: 5 to 333.33 MHz • LVCMOS: 5 to 170 MHz • User-configurable clock output signal format per output: LVDS, LVPECL, HCSL, LVCMOS • Multi-profile configuration support • Temperature range: –40 to +85 °C • Down and center spread spectrum • RoHS-6 compliant • Si5332 Family Reference Manual silabs.com | Building a more connected world. Rev. 1.1 Table of Contents 1. Features List . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 2. Ordering Guide . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 3. Functional Description. . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 3.1 Functional Block Diagrams . . . . . . . . . . . . . . . . . . . . . . . . . 7 3.2 Modes of Operation . 3.2.1 Initialization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 . 9 3.3 Frequency Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . 9 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 .10 .10 .10 3.5 Outputs . . . . . . . . . . . . . . . . 3.5.1 Output Signal Format . . . . . . . . . 3.5.2 Differential Output Terminations . . . . . . 3.5.3 LVCMOS Output Terminations . . . . . . 3.5.4 LVCMOS Output Signal Swing . . . . . . 3.5.5 LVCMOS Output Polarity . . . . . . . . 3.5.6 Output Enable/Disable . . . . . . . . . 3.5.7 Differential Output Configurable Skew Settings. 3.5.8 Synchronous Output Disable Feature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11 .11 .12 .16 .16 .16 .16 .16 .16 3.6 Spread Spectrum. . . 3.4 Inputs . . . . . . . . . . . 3.4.1 External Reference Input (XA/XB) 3.4.2 Input Clocks . . . . . . . 3.4.3 Input Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .17 3.7 Universal Hardware Input Pins . . . . . . . . . . . . . . . . . . . . . . . .17 3.8 Custom Factory Pre-programmed Parts . . . . . . . . . . . . . . . . . . . . .18 3.9 I2C Serial Interface . . . . . . . . . . . . . . . . . . . . . . . . . . .18 3.10 In-Circuit Programming . . . . . . . . . . . . . . . . . . . . . . . . . .19 4. Register Map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 5. Electrical Specifications 6. Pin Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 6.1 Pin Descriptions (48-QFN) . . . . . . . . . . . . . . . . . . . . . . . . .36 6.2 Pin Descriptions (40-QFN) . . . . . . . . . . . . . . . . . . . . . . . . .41 6.3 Pin Descriptions (32-QFN) . . . . . . . . . . . . . . . . . . . . . . . . .46 7. Package Outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 7.1 Si5332 6x6 mm 48-QFN Package Diagram, External Crystal Versions (Si5332A/B/C/D) . . . . .50 7.2 Si5332 6x6 mm 40-QFN Package Diagram, External Crystal Versions (Si5332A/B/C/D) . . . . .51 7.3 Si5332 5x5 mm 32-QFN Package Diagram, External Crystal Versions (Si5332A/B/C/D) . . . . .52 7.4 Si5332 6x6 mm 48-QFN Package Diagram, Embedded Crystal Versions (Si5332E/F/G/H) . . . .54 7.5 Si5332 6x6 mm 40-QFN Package Diagram, Embedded Crystal Versions (Si5332E/F/G/H) . . . .55 silabs.com | Building a more connected world. Rev. 1.1 | 2 7.6 Si5332 5x5 mm 32-QFN Package Diagram, Embedded Crystal Versions (Si5332E/F/G/H) . 8. PCB Land Pattern . . .56 . . . . . . . . . . . . . . . . . . . . . . . . . . . .57 8.1 Si5332A/B/C/D 48-QFN Land Pattern . . . . . . . . . . . . . . . . . . . . . .57 8.2 Si5332A/B/C/D 40-QFN Land Pattern . . . . . . . . . . . . . . . . . . . . . .59 8.3 Si5332A/B/C/D 32-QFN Land Pattern . . . . . . . . . . . . . . . . . . . . . .61 8.4 Si5332E/F/G/H 48-LGA Land Pattern . . . . . . . . . . . . . . . . . . . . . .63 8.5 Si5332E/F/G/H 40-LGA Land Pattern . . . . . . . . . . . . . . . . . . . . . .65 8.6 Si5332E/F/G/H 32-LGA Land Pattern . . . . . . . . . . . . . . . . . . . . . .67 9. Top Marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 10. Document Change List . . . . . . . . . . . . . . . . . . . . . . . . . . 70 silabs.com | Building a more connected world. Rev. 1.1 | 3 Si5332 Data Sheet Features List 1. Features List • Any-Frequency 6/8/12-output programmable clock generators • Offered in three different package sizes, supporting different combinations of output clocks and user configurable hardware input pins • 32-pin QFN, up to 6 outputs • 40-pin QFN, up to 8 outputs • 48-pin QFN, up to 12 outputs • MultiSynth™ technology enables any-frequency synthesis on any output up to 250 MHz • Integer output frequencies up to 333.33 MHz • Embedded 50 MHz crystal option • Highly configurable output path featuring a cross point mux • Up to three independent fractional synthesis output paths • Up to five independent integer dividers • Ordering options for embedded 50 MHz reference crystal • Input frequency range: • External crystal: 16 to 50 MHz • Differential clock: 10 to 250 MHz • LVCMOS clock: 10 to 170 MHz • Output frequency range: • Differential: 5 to 333.33 MHz • LVCMOS: 5 to 170 MHz • Embedded reference crystal option (E/F/G/H grades) • User-configurable clock output signal format per output: LVDS, LVPECL, HCSL, LVCMOS • Low phase jitter: • 175 fs RMS (embedded crystal) • 190 fs RMS (external crystal) • PCIe Gen1/2/3/4, SRIS compliant • 1.8 V, 2.5 V, 3.3 V core VDD • Adjustable output-output delay • Multi-profile configuration support: • Store up to 16 input/output configurations in the same custom part number • Independent glitchless on-the-fly output frequency changes • Very low power consumption • Independent output supply pins for each bank of outputs: • 1.8 V, 2.5 V, or 3.3 V differential • 1.5 V, 1.8 V, 2.5 V, 3.3 V LVCMOS • Programmable spread spectrum • Down and center spread from –0.1% –2.5% in 0.01% steps at 30 to 33 kHz • Integrated power supply filtering • Serial interface: I2C • ClockBuilder Pro software utility simplifies device configuration and assigns custom part numbers • Operating temperature range: –40 to +85 °C • RoHS-6 compliant silabs.com | Building a more connected world. Rev. 1.1 | 4 Si5332 Data Sheet Ordering Guide 2. Ordering Guide Blank devices, in-system programmable Si5332X - D - GMpR Operating Temp Range: -40 to +85 C GM = QFN, ROHS6 compliant p = 1 for 6-output, 32-pin QFN 2 for 8-output, 40-pin QFN 3 for 12-output, 48-pin QFN R = Tape & Reel (ordering option) D = Product Revision Ordering Part Number Si5332A Si5332B Si5332C Si5332D Si5332E Si5332F Si5332G Si5332H Frequency Synthesis Mode Integer and Fractional mode Integer and Fractional mode Integer mode only Integer mode only Integer and Fractional mode Integer and Fractional mode Integer mode only Integer mode only Input Type Output Clock Frequency Range External crystal 5MHz - 333.33MHz or Clock 5MHz - 200MHz 5MHz - 333.33MHz 5MHz - 200MHz Embedded 5MHz - 333.33MHz crystal or 5MHz - 200MHz External Clock 5MHz - 333.33MHz 5MHz - 200MHz Operating Temperature Range -40 to +85C Pre-programmed devices using a ClockBuilder Pro configuration file Si5332X DXXXXX - GMpR Operating Temp Range: -40 to +85 C GM = QFN, ROHS6 compliant P = 1 for 6-output, 32-pin QFN 2 for 8-output, 40-pin QFN 3 for 12-output, 48-pin QFN R = Tape & Reel (ordering option) D = Product Revision XXXXX = NVM code. Aa unique 5-digit ordering sequence will be assigned by ClockBuilder Pro Ordering Part Number Si5332A Si5332B Si5332C Si5332D Si5332E Si5332F Si5332G Si5332H Frequency Synthesis Mode Integer and Fractional mode Integer and Fractional mode Integer mode only Integer mode only Integer and Fractional mode Integer and Fractional mode Integer mode only Integer mode only Input Type Output Clock Frequency Range External crystal 5MHz - 333.33MHz or Clock 5MHz - 200MHz 5MHz - 333.33MHz 5MHz - 200MHz Embedded 5MHz - 333.33MHz crystal or 5MHz - 200MHz External Clock 5MHz - 333.33MHz 5MHz - 200MHz Operating Temperature Range -40 to +85C Figure 2.1. Orderable Part Number Guide silabs.com | Building a more connected world. Rev. 1.1 | 5 Si5332 Data Sheet Functional Description 3. Functional Description The Si5332 is a high-performance, low-jitter clock generator capable of synthesizing up to twelve user-programmable clock frequencies up to 333.33 MHz. The device supports free run operation using an external or embedded crystal, or it can lock to an external clock signal. The output drivers support up to twelve differential clocks or twenty four LVCMOS clocks, or a combination of both. The output drivers are configurable to support common signal formats, such as LVPECL, LVDS, HCSL, and LVCMOS. VDDO pins are provided for versatility, which can be set to 3.3 V, 2.5 V, 1.8 V or 1.5 V (CMOS only) to power the multi-format output drivers. The core voltage supply (VDD) accepts 3.3 V, 2.5 V, or 1.8 V and is independent from the output supplies (VDDOxs). Using its two-stage synthesis architecture and patented high-resolution low-jitter MultiSynth technology, the Si5332 can generate an entire clock tree from a single device. The Si5332 combines a wideband PLL with next generation MultiSynth technology to offer the industry’s highest output count high performance programmable clock generator, while maintaining a jitter performance below 200 fs RMS. The PLL locks to either an external 16-50 MHz crystal or an embedded 50 MHz crystal for generating free-running clocks or to an external clock (CLKIN_2/CLKIN_2# or CLKIN_3/CLKIN_3#) for generating synchronous clocks. In free-run mode, the oscillator frequency is multiplied by the PLL and then divided down either by an integer divider or MultiSynth for fractional synthesis. The Si5332 features user-defined universal hardware input pins which can be configured in the ClockBuilder Pro software utility. Universal hardware pins can be used for OE, spread spectrum enable, input clock selection, output frequency selection, or I2C address select. The device provides the option of storing a user-defined clock configuration in its non-volatile memory (NVM), which becomes the default clock configuration at power-up. To enable in-system programming, a power up mode is available through OTP which powers up the chip in an OTP defined default mode but with no outputs enabled. This allows a host processor to first write a user defined subset of the registers and then restart the power-up sequence to activate the newly programmed configuration without re-downloading the OTP. silabs.com | Building a more connected world. Rev. 1.1 | 6 Si5332 Data Sheet Functional Description 3.1 Functional Block Diagrams Si5332-GM3: 12-Output, 48-QFN VDDO0 ÷INT Bank A CLKIN_2 CLKIN_2b Multi Synth CLKIN_3 CLKIN_3b XTAL ÷INT PLL Multi Synth OSC INT NVM SCLK SDATA I2C Input1 ÷INT ÷INT OUT2 OUT2b Input4 VDDO2 ÷INT OUT3 OUT3b ÷INT OUT4 OUT4b INT ÷INT OUT5 OUT5b INT Bank C INT INT Input2 Input3 VDDO1 OUT1 OUT1b Bank B Si5332A/B/C/D: External Crystal Si5332E/F/G/H: Internal Crystal OUT0 OUT0b HW Input Control Input5 Input6 VDDO3 ÷INT OUT6 OUT6b ÷INT OUT7 OUT7b ÷INT OUT8 OUT8b Input7 VDDO4 ÷INT Bank D OUT9 OUT9b VDDO5 ÷INT OUT10 OUT10b ÷INT OUT11 OUT11b Figure 3.1. Block Diagram for 12-Output Si5332 in 48-QFN The Si5332-GM3 48-QFN features: • Up to twelve differential clock outputs, with six VDDO pins. • Seven user-configurable HW input pins, defined using ClockBuilder Pro. silabs.com | Building a more connected world. Rev. 1.1 | 7 Si5332 Data Sheet Functional Description Si5332-GM2: 8-Output, 40-QFN VDDO0 ÷INT VDDO1 CLKIN_2 CLKIN_2b Multi Synth CLKIN_3 CLKIN_3b XTAL ÷INT PLL Multi Synth OSC Si5332A/B/C/D: External Crystal Si5332E/F/G/H: Internal Crystal ÷INT Bank A SDATA INT INT Input1 Input2 Input3 Input4 INT VDDO2 ÷INT ÷INT OUT3 OUT3b INT I2C OUT1 OUT1b OUT2 OUT2b INT NVM SCLK OUT0 OUT0b Bank B VDDO3 ÷INT OUT4 OUT4b ÷INT OUT5 OUT5b HW Input Control Input5 VDDO4 Input6 ÷INT Input7 OUT6 OUT6b VDDO5 ÷INT OUT7 OUT7b Figure 3.2. Block Diagram for 8-Output Si5332 in 40-QFN The Si5332-GM2 40-QFN features: • Up to eight differential clock outputs, with six VDDO pins. • Seven user-configurable HW input pins, defined using ClockBuilder Pro. silabs.com | Building a more connected world. Rev. 1.1 | 8 Si5332 Data Sheet Functional Description Si5332-GM1: 6-Output, 32-QFN VDDO0 ÷INT VDDO1 CLKIN_2 CLKIN_2b Multi Synth ÷INT XTAL Multi Synth OSC OUT1 OUT1b ÷INT OUT2 OUT2b VDDO2 INT NVM SDATA ÷INT PLL Si5332A/B/C/D: External Crystal Si5332E/F/G/H: Internal Crystal SCLK OUT0 OUT0b I2C VDDO3 INT ÷INT OUT3 OUT3b INT VDDO4 Input1 Input2 Input3 Input4 INT HW Input Control ÷INT OUT4 OUT4b INT VDDO5 Input5 ÷INT OUT5b OUT5 Figure 3.3. Block Diagram for 6-Output Si5332 in 32-QFN The Si5332-GM1 32-QFN features: • Up to six differential clock outputs with individual VDDO. • Five user-configurable HW input pins, defined using ClockBuilder Pro. 3.2 Modes of Operation The Si5332 supports both free-run and synchronous modes of operation. The default mode selection is set in ClockBuilder Pro. Alternatively, two universal hardware input pins can be defined as CLKIN_SEL[1:0] to select between a crystal or clock input. There is also the option to select the input source via the serial interface by writing to the input select register. 3.2.1 Initialization Once power is applied, the device begins an initialization period where it downloads default register values and configuration data from NVM and performs other initialization tasks. Communicating with the device through the serial interface is possible once this initialization period is complete. The clock outputs will be squelched until the device initialization is done. 3.3 Frequency Configuration The phase-locked loop is fully integrated and does not require external loop filter components. Its function is to phase lock to the selected input and provide a common synchronous reference to the high-performance MultiSynth fractional or integer dividers. A cross point mux connects any of the MultiSynth divided frequencies or INT divided frequencies to individual output drivers or banks of output drivers. Additional output integer dividers provide further frequency division by an even integer from 1 to 63. The frequency configuration of the device is programmed by setting the input dividers (P), the PLL feedback fractional divider (Mn/Md), the MultiSynth fractional dividers (Nn/Nd), and the output integer dividers (R). Silicon Labs’ Clockbuilder Pro configuration utility determines the optimum divider values for any desired input and output frequency plan silabs.com | Building a more connected world. Rev. 1.1 | 9 Si5332 Data Sheet Functional Description 3.4 Inputs The Si5332 requires an external 30–50 MHz crystal at its XIN/XOUT pins or the embedded 50 MHz crystal to operate in free-run mode, or an external input clock (CLKIN_2/CLKIN_2# or CLKIN_3/CLKIN_3#) for synchronous operation. An external crystal is not required in synchronous mode. 3.4.1 External Reference Input (XA/XB) An external crystal (XTAL) is used in combination with the internal oscillator (OSC) on Si5332A/B/C/D to produce a low jitter reference for the PLL when operating in the free-run mode. The Si5332 Reference Manual provides additional information on PCB layout recommendations for the crystal to ensure optimum jitter performance. Refer to Table 5.4 External Crystal Input Specification on page 24 for crystal specifications. For free-running operation, the internal oscillator can operate from a low-frequency fundamental mode crystal (XTAL) with a resonant frequency of 16 to 50 MHz. A crystal can easily be connected to pins XA and XB without external components, as shown in the figure below. Internal loading capacitance (CL) values from 2 pf to 30 pf can be selected via register settings or internal CL can be totally disabled allowing for external CL. Alternatively, an external CL can be used along with the internal CL. XA Osc XTAL To synthesis stage or output selectors XB Figure 3.4. External Reference Input (XA/XB) The Si5332E/F/G/H options feature an embedded 50 MHz reference crystal that is used in the free run mode. 3.4.2 Input Clocks An input clock is available to synchronize the PLL when operating in synchronous mode. This input can be configured as LVPECL, LVDS or HCSL differential, or LVCMOS. The recommended input termination schemes are shown in the Si5332 Family Reference Manual. Differential signals must be AC coupled. Unused inputs can be disabled by register configuration. 3.4.3 Input Selection The active clock input is selected by register control, or by defining two universal input pins as CLKIN_SEL[1:0] in ClockBuilder Pro. A register bit determines input selection as pin or register selectable. If there is no clock signal on the selected input at power up, the device will not generate output clocks. In a typical application, the Si5332 reference input is configured immediately after power-up and initialization. If the device is switched to another input more than ±1000 ppm offset from the initial input, the device must be recalibrated manually to the new frequency, temporarily turning off the clock outputs. After the VCO is recalibrated, the device will resume producing clock outputs. If the selected inputs are within ±1000 ppm, any phase error difference will propagate through the device at a rate determined by the PLL bandwidth. Hitless switching and phase build-out are not supported by the Si5332. silabs.com | Building a more connected world. Rev. 1.1 | 10 Si5332 Data Sheet Functional Description 3.5 Outputs The Si5332 supports up to 12 differential output drivers. Each output can be independently configured as a differential pair or as dual LVCMOS outputs. The 8-output and 12-output devices feature banks of outputs, with each bank sharing a common VDDO. Table 3.1. Clock Outputs Device/Package Maximum Outputs Si5332-GM1 (32-QFN) 6 Differential, 12 LVCMOS Si5332-GM2 (40-QFN) 8 Differential, 16 LVCMOS Si5332-GM3 (48-QFN) 12 Differential, 24 LVCMOS The output stage is different for each of the three versions of Si5332. • The 6-output device features individual VDDO pins for each clock output. Each clock output can be sourced from MultiSynth0, MultiSynth1, the input reference clock, or one of the five INT dividers through the cross point MUX. • The 8-output device includes four clock outputs with dedicated VDDO pins, each of which can be sourced from MultiSynth0, MultiSynth1, the input reference clock, or one of the five INT dividers through the cross point MUX. The remaining four clock outputs are divided into Bank A and Bank B. Each Bank of outputs can be sourced from MultiSynth0, MultiSynth1, the input reference clock, or one of the five INT dividers through the cross point MUX. The outputs within each of the two Banks share a common VDDO pin. • The 12-output device includes two clock outputs with dedicated VDDO pins, each of which can be sourced from MultiSynth0, MultiSynth1, the input reference clock, or one of the five INT dividers through the cross point MUX. The remaining ten clock outputs are divided into Bank A, Bank B, Bank C, and Bank D. Each Bank of outputs can be sourced from MultiSynth0, MultiSynth1, the input reference clock, or one of the five INT dividers through the cross point MUX. The outputs within each of the four Banks share a common VDDO pin. Utilizing the reference clock enables a fan-out buffer function from an input clock source to any bank of outputs. Individual output Integer output dividers (R) allow the generation of additional synchronous frequencies. These integer dividers are configurable as divide by 1 (default) through 63. 3.5.1 Output Signal Format The differential output swing and common mode voltage are programmable and compatible with a wide variety of signal formats including HCSL, LVDS and LVPECL. In addition to supporting differential signals, any of the outputs can be configured as LVCMOS drivers, enabling the device to support both differential and single-ended clock outputs. Output formats can be defined in ClockBuilder Pro or via the serial interface. silabs.com | Building a more connected world. Rev. 1.1 | 11 Si5332 Data Sheet Functional Description 3.5.2 Differential Output Terminations LVDS Driver Termination For a general LVDS interface, the recommended value for the differential termination impedance (ZT) is between 90 Ω and 132 Ω. The actual value should be selected to match the differential impedance (Z0) of the transmission line. A typical point-to-point LVDS design uses a 100 Ω parallel resistor at the receiver and a 100 Ω differential transmission-line environment. In order to avoid any transmissionline reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. The standard LVDS termination schematic as shown in Figure 3.5 Standard LVDS Termination on page 12 can be used with either type of output structure. Figure 3.6 Optional LVDS Termination on page 12, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 0.01 to 0.1 μF. If using a non-standard termination, please contact Silicon Labs to confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver’s amplitude and common-mode input range should be verified for compatibility with the output. Zo = ZT/2 Si5332 LVDS Output Driver + LVDS Receiver ZT Zo = ZT/2 - Figure 3.5. Standard LVDS Termination Zo = ZT/2 Si5332 LVDS Output Driver ZT/2 Zo = ZT/2 C ZT/2 + LVDS Receiver - Figure 3.6. Optional LVDS Termination Termination for 3.3 V LVPECL Outputs The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. The differential outputs generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive 50 Ω transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figure 3.7 3.3 V LVPECL Output Termination, Option 1 on page 13 and Figure 3.8 3.3 V LVPECL Output Termination, Option 2 on page 13 show two different layouts. Other suitable clock layouts may exist, and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. silabs.com | Building a more connected world. Rev. 1.1 | 12 Si5332 Data Sheet Functional Description 3.3V 3.3V Zo=50Ω Si5332 LVPECL Output Driver + Zo=50Ω R1 50Ω RTT = 54Ω Input - LVPECL R2 50Ω RTT Vcc-2V Figure 3.7. 3.3 V LVPECL Output Termination, Option 1 3.3V R3 125Ω 3.3V R4 125Ω Zo=50Ω Si5332 LVPECL Output Driver 3.3V + Zo=50Ω - LVPECL R1 84Ω Input R2 84Ω Figure 3.8. 3.3 V LVPECL Output Termination, Option 2 Termination for 2.5 V LVPECL Outputs Figure 3.9 2.5 V LVPECL Termination Example, Option 1 on page 14 and Figure 3.10 2.5 V LVPECL Termination Example, Option 2 on page 14 show examples of termination for the 2.5 V LVPECL driver option. These terminations are equivalent to terminating 50 Ω to VDDO – 2 V. For VDDO = 2.5 V, the VDDO – 2 V is very close to ground level. The R3 in Figure 3.10 2.5 V LVPECL Termination Example, Option 2 on page 14 can be optionally eliminated using the termination shown in Figure 3.9 2.5 V LVPECL Termination Example, Option 1 on page 14. silabs.com | Building a more connected world. Rev. 1.1 | 13 Si5332 Data Sheet Functional Description 2.5V R3 250 Ω 2.5V R4 250 Ω Zo=50 Ω Si5332 LVPECL Output Driver + Zo=50 Ω - 2.5V LVPECL Driver RTT = 29.5 Ω 2.5V R1 62.5 Ω Input R2 62.5 Ω Figure 3.9. 2.5 V LVPECL Termination Example, Option 1 2.5V 2.5V Zo=50 Ω Si5332 LVPECL Output Driver + Zo=50 Ω 2.5V LVPECL Driver R1 50Ω Input R2 50Ω R3 18Ω Figure 3.10. 2.5 V LVPECL Termination Example, Option 2 silabs.com | Building a more connected world. Rev. 1.1 | 14 Si5332 Data Sheet Functional Description Termination for HCSL Outputs The Si5332 HCSL driver option integrated termination resistors to simplify interfacing to an HCSL receiver. The HCSL driver supports both 100 Ω and 85 Ω transmission line options. This configuration option may be specified using ClockBuilder Pro or via the device I2C interface. 1.425V to 3.63V Si5332 HCSL Output Driver Zo=42.5Ω or 50Ω OUTx Zo=42.5Ω or 50Ω OUTx HCSL receiver Figure 3.11. HCSL Internal Termination Mode 1.425V to 3.63V Si5332 HCSL Output Driver OUTx Zo=42.5Ω or 50Ω RT = Zo Zo=42.5Ω or 50Ω OUTx HCSL receiver RT = Zo Figure 3.12. HCSL External Termination Mode silabs.com | Building a more connected world. Rev. 1.1 | 15 Si5332 Data Sheet Functional Description 3.5.3 LVCMOS Output Terminations LVCMOS outputs can be dc-coupled, as shown in the figure below. 1.71 to 6.36V Zo=50Ω OUTx Set output driver to 50Ω mode. Zo=50Ω OUTxb Figure 3.13. LVCMOS Output Termination Example, Option 1 1.425 to 3.63V OUTx Set output driver to 25Ω mode. Rs OUTxb Rs Rs = Zo – Rdrv (see Table 5.8) Figure 3.14. LVCMOS Output Termination Example, Option 2 3.5.4 LVCMOS Output Signal Swing The signal swing (VOL/VOH) of the LVCMOS output drivers is set by the voltage on the VDDO pin for the respective bank. 3.5.5 LVCMOS Output Polarity When a driver is configured as an LVCMOS output it generates a clock signal on both pins (OUTx and OUTxb). By default, the clock on the OUTxb pin is generated in phase with the clock on the OUTx pin. The polarity of these clocks is configurable enabling complimentary clock generation and/or inverted polarity with respect to other output drivers. 3.5.6 Output Enable/Disable The universal hardware input pins can be programmed to operate as output enable (OEb), controlling one or more outputs. Pin assignment is done using ClockBuilder Pro. An output enable pin provides a convenient method of disabling or enabling the output drivers. When the output enable pin is held high all designated outputs will be disabled. When held low, the designated outputs will be enabled. Outputs in the enabled state can be individually disabled through register control. 3.5.7 Differential Output Configurable Skew Settings Skew on the differential outputs can be independently configured. The skew is adjustable in 35 ps steps across a range of 245 ps. 3.5.8 Synchronous Output Disable Feature Output clocks are always enabled and disabled synchronously. The output will wait until a clock period has completed before the driver is disabled. This prevents unwanted runt pulses from occurring when disabling an output. silabs.com | Building a more connected world. Rev. 1.1 | 16 Si5332 Data Sheet Functional Description 3.6 Spread Spectrum To help reduce electromagnetic interference (EMI), the Si5332 supports spread spectrum modulation. The output clock frequencies can be modulated to spread energy across a broader range of frequencies, lowering system EMI. The Si5332 implements spread spectrum using its patented MultiSynth technology to achieve previously unattainable precision in both modulation rate and spreading magnitude. Spread spectrum can be enabled through I2C, or by configuring one of the universal hardware input pins using ClockBuilder Pro. The Si5332 features both center and down spread spectrum modulation capability, from 0.1% to 2.5%. Each MultiSynth is capable of generating an independent spread spectrum clock. The feature is enabled using a user-defined universal hardware input pin or via the device I2C interface. Spread spectrum can be applied to any output clock derived from a MultiSynth fractional divider, with any clock frequency up to 250 MHz. Since the spread spectrum clock generation is performed in the MultiSynth fractional dividers, the spread spectrum waveform is highly consistent across process, voltage and temperature. The Si5332 features two independent MultiSynth dividers, enabling the device to provide two independent spread profiles simultaneously to the clock output banks. Spread spectrum is commonly used for 100 MHz PCI Express clock outputs. To comply with the spread spectrum specifications for PCI Express, the spreading frequency should be set to a maximum of 33 kHz and –0.5% down spread. A universal hardware input pin can be configured to toggle spread spectrum on/off. 3.7 Universal Hardware Input Pins Universal hardware input pins are user configurable control input pins that can have one or more of the functions listed below assigned to them using ClockBuilder Pro. Universal hardware input pins can be utilized for the following functions: Table 3.2. Universal Hardware Input Pins Description Function SSEN_EN0 Spread spectrum enable on MultiSynth0 (N0). SSEN_EN1 Spread spectrum enable on MultiSynth0 (N1). FS_INTx Used to switch an integer output divider frequency from frequency A to frequency B. FS_MSx Used to switch a MultiSynth output divider output from frequency and/or change spread spectrum profile. OE I2C address select CLKIN_SEL[1:0] Output enable for one or more outputs. Sets the LSB of the I2C address to either 0 or 1. Selects between crystal or clock inputs. Spread Spectrum Enable Pins (SSEN[1:0]) Spread_EN[1:0] pins are active pins that enable/disable spread spectrum on all outputs that correspond to MutliSynth0 or MultiSynth1, respectively. The change in frequency or spread spectrum will be instantaneous and may not be glitch free. Table 3.3. SSEN_EN Pin Selection Table SSEN_ENx 0 Spread Spectrum disabled on MultiSynthx 1 Spread Spectrum enabled on MultiSynthx Output Frequency Select Pins There are five integer dividers, one corresponding to each of the five output banks. Using ClockBuilder Pro, a universal hardware input pin can be assigned for each integer divider, providing capability to select between two different pre-programmed divide values. Divider values of every integer from 8 to 255 are available in ClockBuilder Pro for each integer divider. silabs.com | Building a more connected world. Rev. 1.1 | 17 Si5332 Data Sheet Functional Description Table 3.4. FS_INT Pin Selection Table FS_INTx Output Frequency from INTx 0 Frequency A, as defined in ClockBuilder Pro 1 Frequency B, as defined in ClockBuilder Pro Output Enable A universal hardware input pin can be defined to control output enable of a differential output, a bank of differential outputs, or as a global output enable pin controlling all outputs. Upon de-assertion of an OE pin, the corresponding output will be disabled within 2-6 clock cycles. Asserting an OE pin from disable to enable will take
SI5332DC08824-GM1R
物料型号:Si5332,由Silicon Labs生产的数据表。

器件简介:Si5332是一款基于Silicon Labs专有的MultiSynth™灵活频率合成技术的输出任意频率的时钟发生器。该设备能够生成具有极好抖动性能(190飞秒rms)的任意组合输出频率。Si5332的高灵活性架构使得单个设备能够生成多达12个差分时钟输出或24个LVCMOS时钟输出的一系列整数和非整数相关频率。

引脚分配:Si5332提供了多种不同的封装尺寸,包括32引脚QFN、40引脚QFN和48引脚QFN,每个封装尺寸支持不同数量的输出时钟和用户可配置的硬件输入引脚。

参数特性: - 输入频率范围:外部晶体16至50MHz,差分时钟10至250MHz,LVCMOS时钟10至170MHz。 - 输出频率范围:差分5至333.33MHz,LVCMOS 5至170MHz。 - 用户可配置的时钟输出信号格式:LVDS、LVPECL、HCSL、LVCMOS。 - 工作温度范围:-40至+85°C。

功能详解:Si5332结合了宽带PLL和下一代MultiSynth技术,提供了业界最高的输出计数高性能可编程时钟发生器,同时保持低于200飞秒RMS的抖动性能。Si5332具有用户定义的通用硬件输入引脚,可以在ClockBuilder Pro软件实用程序中配置。

应用信息:Si5332适用于服务器、存储、搜索加速、以太网交换机、路由器、小型蜂窝、移动回传/前传、打印成像、通信、广播视频、测试和测量、工业、嵌入式计算等领域。

封装信息:Si5332提供多种封装选项,包括带有外部晶体的版本和带有嵌入式50MHz晶体的版本。
SI5332DC08824-GM1R 价格&库存

很抱歉,暂时无法提供与“SI5332DC08824-GM1R”相匹配的价格&库存,您可以联系我们找货

免费人工找货