0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
SL74HCT126

SL74HCT126

  • 厂商:

    SLS

  • 封装:

  • 描述:

    SL74HCT126 - Quad 3-State Noninverting Buffers(High-Performance Silicon-Gate CMOS) - System Logic Se...

  • 详情介绍
  • 数据手册
  • 价格&库存
SL74HCT126 数据手册
SL74HCT126 Quad 3-State Noninverting Buffers High-Performance Silicon-Gate CMOS The SL74HCT126 is identical in pinout to the LS/ALS126. The SL74HCT126 may be used as a level converter for interfacing TTL or NMOS outputs to High Speed CMOS inputs. The SL74HCT126 noninverting buffers are designed to be used with 3 -state memory address drivers, clock drivers, and other busoriented systems. The devices have four separate output enables that are active-high. • TTL/NMOS Compatible Input Levels • Outputs Directly Interface to CMOS, NMOS, and TTL • Operating Voltage Range: 4.5 to 5.5 V • Low Input Current: 1.0 µA ORDERING INFORMATION SL74HCT126N Plastic SL74HCT126D SOIC TA = -55° to 125° C for all packages LOGIC DIAGRAM PIN ASSIGNMENT FUNCTION TABLE Inputs A PIN 14 =VCC PIN 7 = GND H L X OE H H L Output Y H L Z X = don’t care Z = high impedance SLS System Logic Semiconductor SL74HCT126 MAXIMUM RATINGS * Symbol VCC VIN VOUT IIN IOUT ICC PD T stg TL * Parameter DC Supply Voltage (Referenced to GND) DC Input Voltage (Referenced to GND) DC Output Voltage (Referenced to GND) DC Input Current, per Pin DC Output Current, per Pin DC Supply Current, VCC and GND Pins Power Dissipation in Still Air, Plastic DIP+ SOIC Package+ Storage Temperature Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP or SOIC Package) Value -0.5 to +7.0 -1.5 to VCC +1.5 -0.5 to VCC +0.5 ±20 ±35 ±75 750 500 -65 to +150 260 Unit V V V mA mA mA mW °C °C Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. +Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C SOIC Package: : - 7 mW/°C from 65° to 125°C RECOMMENDED OPERATING CONDITIONS Symbol VCC VIN, VOUT TA tr, t f Parameter DC Supply Voltage (Referenced to GND) DC Input Voltage, Output Voltage (Referenced to GND) Operating Temperature, All Package Types Input Rise and Fall Time (Figure 1) Min 4.5 0 -55 0 Max 5.5 VCC +125 500 Unit V V °C ns This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, VIN a nd VOUT should be constrained to the range GND≤(VIN or VOUT)≤VCC. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V ). CC Unused outputs must be left open. SLS System Logic Semiconductor SL74HCT126 DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) VCC Symbol Parameter Test Conditions V Guaranteed Limit 25 °C to -55°C 2.0 2.0 0.8 0.8 4.4 5.4 3.98 0.1 0.1 0.26 ±0.1 ±0.5 ≤85 °C 2.0 2.0 0.8 0.8 4.4 5.4 3.84 0.1 0.1 0.33 ±1.0 ±5.0 ≤125 °C 2.0 2.0 0.8 0.8 4.4 5.4 3.7 0.1 0.1 0.4 ±1.0 ±10 µA µA V Unit VIH VIL VOH Minimum High-Level Input Voltage Maximum Low -Level Input Voltage Minimum High-Level Output Voltage VOUT= VCC-0.1 V IOUT≤ 20 µA VOUT=0.1 V IOUT ≤ 20 µA VIN=VIH IOUT ≤ 20 µA VIN=VIH IOUT ≤ 6.0 mA 4.5 5.5 4.5 5.5 4.5 5.5 4.5 4.5 5.5 4.5 5.5 5.5 V V V VOL Maximum Low-Level Output Voltage VIN=VIL IOUT ≤ 20 µA VIN=VIL IOUT ≤ 6.0 mA IIN IOZ Maximum Input Leakage Current Maximum Three-State Leakage Current VIN=VCC or GND Output in High-Impedance State VIN=VIL or VIH VOUT=VCC or GND VIN=VCC or GND IOUT=0µA VIN = 2.4 V, Any One Input VIN=VCC or GND, Other Inputs IOUT=0µA ICC Maximum Quiescent Supply Current (per Package) Additional Quiescent Supply Current 5.5 8.0 80 160 µA ∆ICC ≥-55°C 25°C to 125°C 2.4 mA 5.5 2.9 SLS System Logic Semiconductor SL74HCT126 AC ELECTRICAL CHARACTERISTICS (VCC=5.0 V ± 10%, CL=50pF,Input t r=t f=6.0 ns) Guaranteed Limit Symbol tPLH, t PHL tPLZ, t PHZ tPZL, t PZH tTLH, t THL CIN COUT Parameter Maximum Propagation Delay, Input A to Output Y (Figures 1 and 3) Maximum Propagation Delay, Output Enable toY (Figures 2 and 4) Maximum Propagation Delay, Output Enable toY (Figures 2 and 4) Maximum Output Transition Time, Any Output (Figures 1 and 3) Maximum Input Capacitance Maximum Three-State Output Capacitance (Output in High-Impedance State) Power Dissipation Capacitance (Per Buffer) CPD Used to determine the no-load dynamic power consumption: PD=CPDVCC2f+ICCVCC 25 °C to -55°C 23 32 22 12 10 15 ≤85°C 30 38 28 15 10 15 ≤125°C 35 48 34 18 10 15 Unit ns ns ns ns pF pF Typical @25°C,VCC=5.0 V 55 pF Figure 1. Switching Waveforms Figure 2. Switching Waveforms SLS System Logic Semiconductor SL74HCT126 Figure 3. Test Circuit Figure 4. Test Circuit EXPANDED LOGIC DIAGRAM (1/4 of the Device) SLS System Logic Semiconductor
SL74HCT126
1. 物料型号: - SL74HCT126N(塑料封装) - SL74HCT126D(SOIC封装)

2. 器件简介: - SL74HCT126是一款四路3态非反相缓冲器,采用高性能硅门CMOS技术制造。 - 该器件与LS/ALS126引脚兼容,可用作TTL或NMOS输出与高速CMOS输入之间的电平转换器。 - 设计用于与3态存储器地址驱动器、时钟驱动器和其他总线导向系统配合使用,具有四个独立的输出使能端,均为高电平有效。

3. 引脚分配: - PIN 7为GND(地)。

4. 参数特性: - 工作电压范围:4.5至5.5V。 - 输入电流低:1.0μA。 - 兼容TTL/NMOS输入电平,可直接驱动CMOS、NMOS和TTL负载。

5. 功能详解: - 非反相缓冲器设计用于3态存储器地址驱动器、时钟驱动器等。 - 具有四个独立的输出使能端,均为高电平有效。

6. 应用信息: - 适用于电平转换,特别是在高速CMOS输入与TTL或NMOS输出之间。 - 可用于3态内存地址驱动器、时钟驱动器等总线导向系统。

7. 封装信息: - SL74HCT126N:塑料封装。 - SL74HCT126D:SOIC封装。 - 所有封装的工作温度范围为-55°C至125°C。
SL74HCT126 价格&库存

很抱歉,暂时无法提供与“SL74HCT126”相匹配的价格&库存,您可以联系我们找货

免费人工找货