0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
HVLED001BTR

HVLED001BTR

  • 厂商:

    STMICROELECTRONICS(意法半导体)

  • 封装:

    SOP10

  • 描述:

    HIGH VOLTAGE LED DRIVER

  • 数据手册
  • 价格&库存
HVLED001BTR 数据手册
HVLED001B High power factor flyback controller with constant voltage primary-sensing and ultra-low standby consumption Datasheet - Production data Description The HVLED001B is an enhanced peak current mode controller able to control mainly high power factor (HPF) flyback or buck-boost. Some other topologies such as buck, boost and SEPIC, can also be implemented. SSOP10 Primary side regulation and optocoupler control can be applied independently on the chip, both exploiting precise regulation and very low standby power during no load conditions. Features  Quasi resonant (QR) topology  Primary side regulation of output voltage  Direct optocoupler connection for current loop regulation with feedback disconnection detection  800 V high voltage startup  High power factor and low THD in universal range  High efficiency and output stability in wide voltage and current range  Extremely low standby power at no load condition The innovative ST high voltage technology allows direct connection of the HVLED001B to the input voltage in order to both start up the device and to monitor the input voltage, without the need for external components. Abnormal conditions like open circuit, output short-circuit, input over-voltage or under-voltage and circuit failures like open loop and overcurrent of the main switch are effectively controlled. A smart Auto Recover Timer (ART) function is built in to guarantee an automatic application recovery, without any loss of reliability.  Programmable frequency foldback Table 1. Device summary  Integrated input voltage detection for high power factor capability and protection triggering Order code HVLED001BY  Latch-free device guarantee by smart autoreload timer (ART) HVLED001BTR Package SSOP10 Packaging Tube Tape and reel  0-10 and PWM dimming compatible  Remote control pin Applications  Single-stage LED drivers with high power factor  Two-stage LED drivers January 2019 This is information on a product in full production. DS12748 Rev 2 1/33 www.st.com Contents HVLED001B Contents 1 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 2 Typical application - HPF flyback . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 3 Pin settings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 4 Electrical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 4.1 Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 4.2 Thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 4.3 Recommended operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 5 Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 6 Typical electrical characteristic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 6.1 7 Application information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 7.1 7.2 Operating modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 7.1.1 Start-up mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 7.1.2 Ramp-up mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 7.1.3 Active mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 7.1.4 Low consumption mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 7.1.5 Stop mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 Control loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 7.2.1 Current sense input . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 7.2.2 Feedback input . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 7.2.3 Zero current detection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 7.2.4 Primary side regulation feature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 7.2.5 Burst mode operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 7.3 Gate driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 7.4 IC supply management . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 7.5 2/33 Parameter graphs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 7.4.1 VCC supply management . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 7.4.2 High voltage startup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 Auto restart timer (ART) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 DS12748 Rev 2 HVLED001B 7.6 7.7 8 Protections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 7.6.1 Over current protection (OCP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 7.6.2 Input over voltage protection (I-OVP) . . . . . . . . . . . . . . . . . . . . . . . . . . 28 7.6.3 Brownout protection (BO) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 7.6.4 Over power protection (OPP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 7.6.5 Output over voltage protection (oOVP) . . . . . . . . . . . . . . . . . . . . . . . . . 29 Disable and monitor feature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 Package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 8.1 9 Contents SSOP10 package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 DS12748 Rev 2 3/33 33 Block diagram 1 HVLED001B Block diagram Figure 1. Block diagram +968 9&& +LJK9ROWDJH 6WDUWXS NS ,QSXW 293 4 233 5 4 2SHUDWLRQDO/RJLF 0RGHVHOHFWLRQ 3URWHFWLRQV $57 6 9FVOLP 9)) 0LQ )%2372 0XOWLSOLHU )%LQW 9&6 233 233 72)) 9 %URZQ2XW %2 %XUVW0RGH 2372GLV *1' DS12748 Rev 2 =&' 6WDUWHU 'HPDJORJLF 95()365 4/33 *' =&'7EODQN /RJLF 365($ 2372 026 GULYHU 3:0&PS 2&3 6 3N'HW 9 &6 5 7VV 2372GLV %XUVW0RGH %2 )% /(% 89/2 /RJLF HVLED001B 2 Typical application - HPF flyback Typical application - HPF flyback Figure 2. Primary side regulated (PSR) application 1S 9RXW 1V '6HF &FO &LQ 5FO &RXW 5PLQ 'FO 'YFF &VX 5YFF ']FG 9LQ 5HFWLILHU %ULGJH  (0, ILOWHU +968 ']9FF 5]FG Nȍ 9&& 1DX[ 5VX 5IE =&' )% &YFF 'JG +9/('% 5WRII 5V 72)) *' 5JG *1' &S &V 2372 &6 4 &WRII &RSWR 5FV Figure 3. Secondary side regulated (SSR) application 1S 1V '6HF ,RXW 5FO &FO &LQ &RXW 'FO Nȍ 5PLQ 5VKXQW 9&& 5ELDV 5B&& )% &95XS 2& 'JG +9/('% 72)) &B&& 5IE =&' &YFF 5B&& 1DX[ 5VX 5]FG +968 ']9FF ']FG 5YFF 'YFF &VX 9LQ 5HFWLILHU %ULGJH  (0, ILOWHU 9UHIB&& *' 5JG *1' &365 2372 &6 &WRII 9UHIB&9 4 5WRII 5B&9 &B&9 &95GZ &665 5FV DS12748 Rev 2 5/33 33 Pin settings 3 HVLED001B Pin settings Figure 4. Pin connection +968   9&& 1&   *' 72))   *1' )%   &6 2372   =&' Table 2. Pin description Symbol Pin Description HVSU 1 High voltage startup and input voltage detection. The pin, able to withstand 800 V, is to be tied to the input voltage using a low value resistor (1 k typ.). It embeds the internal start-up unit that charges the capacitor connected between the VCC pin and GND pin during startup and low consumption. During operational mode, the voltage at this pin is used to both measure the input voltage and detect input over-voltages. N.C. 2 Not connected pin. TOFF 3 A blanking time, starting from first valley detection, can be set applying a voltage to this pin. This variable blanking time is used to skip resonant valleys and, then, to fold back the operating frequency. A null blanking time is obtained leaving the pin unconnected. 4 Output of the error amplifier of primary side regulation loop regulation. The pin is intended to be connected to the compensation network for primary side regulation. An upper threshold VOFP detects an overload. Burst mode is also related to the voltage applied to this pin. 5 Input for optocoupler in secondary side control loop. This pin is intended to be connected to the collector of the optocoupler. The OPTO pin voltage is internally applied to an OR structure together with FB voltage to feed the internal multiplier. Low consumption mode is invoked pulling this pin lower than the VOPTO,dis threshold that features as burst mode level when OPTO is in use. ZCD 6 Multiple function pin able to detect the Zero Current instant, to sense the output voltage for the primary side regulation and the input voltage for brownout detection. A negative-going edge triggers the MOSFET's turn-on, while an internal starter unit is active to generate the triggering signal when not externally available (e.g. startup). CS 7 Input to the current sense comparator for the power regulation. A second level overcurrent (OCP) threshold detects abnormal currents (e.g.: due to transformer's saturation) and, on this occurrence, activates the second level overcurrent protection procedure. GND 8 Reference pin. FB OPTO 6/33 DS12748 Rev 2 HVLED001B Pin settings Table 2. Pin description (continued) Symbol Pin GD VCC 9 Description Gate driver output. The output stage is able to drive the power MOSFET's and IGBT's gate. Supply voltage of the IC. Internal UVLO logic prevents the operation at voltages that are insufficient for the efficient gate driving or signal processing. 10 Both a bulk capacitor (typically around 22 μF) and a high frequency filter capacitor (100 nF ceramic, mounted as close as possible to the device) are connected between this pin and GND. An internal clamp structure prevents accidental low energy spikes damaging the device. DS12748 Rev 2 7/33 33 Electrical data HVLED001B 4 Electrical data 4.1 Absolute maximum ratings Table 3. Absolute maximum ratings Symbol Pin Parameter Test condition Min. Max. Unit VHVSU,bd HVSU HVSU breakdown voltage IHVSU < 100 μA, DC VCC = 15 V 800 - V VHVSU,neg HVSU HVSU negative voltage IHVSU source < 2 mA - 0.3 - V VGD GD Maximum swing voltage - 0.3 VCC V VCS CS Current sense applied voltage - 0.3 7 V VZCD ZCD - 7 V - 0.3 - V VFB FB - 0.3 3.6 V - 0.3 3.6 V - 18 V - 0.3 7 V VOPTO ZCD pin voltage Negative, Isource < 1 mA FB voltage OPTO OPTO voltage Stop mode VCC, MAX. VCC IC supply voltage VTOFF TOFF Maximum applied voltage Note: Where not otherwise indicated the AMR are intended to be applied when VCC > VCC,on. When VCC < VCC,on the minimum between the indicated value and VCC + 0.3 V has to be considered. 4.2 Thermal data Table 4. Thermal data Symbol 8/33 Parameter Value Unit RthJA Thermal resistance junction to ambient 120 °C/W TJ Junction temperature operating range -40 to 125 °C Tstg Storage temperature range -55 to 150 °C DS12748 Rev 2 HVLED001B 4.3 Electrical data Recommended operating conditions Table 5. Recommended operating conditions Symbol Min. Max. Unit VCC,su 18 V 0 480 V FB pin regulation voltage range 1.085 2.8 V VOPTO OPTO pin regulation voltage range 1.085 2.8 V VCS,op CS pin operative voltage 0 VCS,lim V Self limited 3.3 V IBO 650 A 0 3.3 V VCC VHV,op VFB VZCD Parameter VCC supply voltage HVSU operative voltage ZCD pin operative voltage IZCD_sink ZCD pin operative current VTOFF TOFF pin operative voltage DS12748 Rev 2 Remarks Linearity not guaranteed between 480 V and Vsurge Isource < 1 mA 9/33 33 Electrical characteristics 5 HVLED001B Electrical characteristics (Tj = -40 °C to 125 °C, 25 °C production tested, VCC = 15 V, unless otherwise specified.) Table 6. Electrical characteristics Symbol Pin Parameter VCC Turn-on threshold Test condition Min. Typ. Max. Unit 11.9 13.2 14.6 V 7.3 7.9 8.5 V 1.3 1.5 1.7 V 6.3 6.84 7.4 V - 125 160 A - 2 3 mA Supply voltage Vcc,on Vcc,su Vcc,shd VCC VCC (1) Low consumption mode Low consumption activation Startup mode(1) consumption(1) VCC for IC reset Low Start-up current Startup, Vcc < Vcc,on Supply current Istartup VCC ICC VCC Operating supply current Iq VCC Quiescent current No switching(2) See relevant graph Low consumption mode, OPTO = 0 V - 480 600 A High voltage start-up generator VHV VHVstart HVSU Breakdown voltage IHV < 100 A 800 - - V HVSU Start voltage IVcc < 100 A 40 46 55 V 0.3 0.56 0.7 mA 2 3.4 4 mA VHVSU > VHvstart, Vcc < 1 V 0.3 0.65 1.1 VHVSU > VHvstart, Startup, Vcc < Vcc,on 2.3 4 5 - 18 30 A Surge protection threshold 500 570 620 V 0.9 1 1.12 V Icharge,su VCC Initial charging current VHVSU > VHvstart, Vcc < 1 V Icharge VCC VCC charge current VHVSU > VHvstart, Startup, VCC < Vcc,on IHV, ON HVSU ON-state current IHV, OFF HVSU OFF-state leakage current VHVSU = 400 V, Active mode mA Input voltage sensing Vsurge HVSU Feedback input VFB,os FB FB voltage for minimum Active mode(3) (4) VCS kp FB Multiplier gain Active mode, VFBint = 2.0 V, VHVSU = 300 V(4) 0.32 0.4 0.48 - IFBsrc FB FB pin pull-up current Active mode, VZCD,off = 2.0 V, VFB = 1.65 V 0.7 1 1.3 mA 10/33 DS12748 Rev 2 HVLED001B Electrical characteristics Table 6. Electrical characteristics (continued) Symbol Pin Parameter IFBsnk FB FB pull-down current VBm FB VBm2 Test condition Min. Typ. Max. Unit Active mode, VZCD,off = 3.2 V, VFB = 1.65 V 1.3 1.9 2.5 mA Burst mode (1.5 ms) threshold Active mode(3) 0.97 1.054 1.11 V FB Burst mode (4 ms) threshold Active mode(3) 0.86 0.9 0.94 V Tbm FB Burst mode repetition rate VFB = 0.95 V 1.1 1.5 1.9 ms Tbm2 FB Burst mode repetition rate VFB = 0.75 V 3.2 4.0 4.8 ms VOPP FB, Over Power protection OPTO threshold Active mode(3) 2.8 - - V TOPP Max. Active mode FB, duration after FBint OPTO clamping VFBint > VOPP(5) 75 100 125 ms 2.55 2.6 2.65 2.5 2.6 2.7 PSR function Tamb = 25 °C(6) V VREF,PSR FB PSR loop reference gm FB Transconductance IFB = ± 10 A, VFB = 1.65 V(7) 1.5 2.3 3 mS VHVSU = DC voltage, VFB = VOPTO = 3.3 V(8) 700 750 810 mV 30 55 80 mV - 2.5 3.5 μA 140 340 470 ns 1 1.1 1.2 V 0.75 1 1.25 ms Over all temperature range(6) (7) Current sense input VCS,lim CS Current sense reference clamp VCS,min CS Current sense minimum level ICS CS Current sense pin bias current TLEB CS Leading edge blanking VOCP CS Saturation protection threshold TOCP CS Max. stop state duration tpulse = 1 μs, amplitude 2 V after OCP VCS = 500 mV(7) During Ton(7) ZCD input VZCD,arm ZCD ZCD arming threshold After Tblank,min(6) 0.23 0.3 0.38 V VZCD,trig ZCD ZCD triggering threshold Negative going edge(6) 0.14 0.2 0.26 V TBLANK,min ZCD ZCD min. blanking time From MOS turn-off 1.3 1.75 2.5 μs 55 80 115 μs TBLANK,var ZCD ZCD programmable blanking time (9), from VTOFF = 0 V after TBLANK,min DS12748 Rev 2 1st ZCD trig 11/33 33 Electrical characteristics HVLED001B Table 6. Electrical characteristics (continued) Symbol Pin Parameter Test condition Min. Typ. Twait ZCD ZCD waiting time after TBLANK elapse VZCD,cl_l ZCD ZCD negative clamping IZCD src = 1 mA voltage IZCDb ZCD ZCD pin biasing current VZCD = 0.1 to 2.6 V(7) IBO ZCD Brownout detection level TBO ZCD Max. Unit 4.6 6.5 9 μs -230 -100 - mV - - 1 μA Sourcing during ON-time 75 100 125 μA Brownout detection time IZCD < IBO(5) 75 100 125 ms (5) 1.8 2.5 3.2 s Timing Trec - Recovery time after Opto failure, Analogue disable or Brownout TSS - Internal time to activate After first startup(5) the timed protections 0.6 0.85 1.1 s 14.5 - - V - - 0.1 V Gate driver VGDH GD Output high voltage IGD,source = 5 mA VGDL GD Output low voltage IGD,sink = 5 mA Isource GD Output source peak current VGD = 7.5 V(7) 0.48 0.66 - A Isink GD Output sink peak current VGD = 7.5 V(7) 0.83 1.2 - A Tf GD Fall time CGD = 1 nF, from 13.5 V to 1.5 V - 5 - ns Tr GD Rise time CGD = 1 nF, from 1.5 V to 13.5 V - 30 - ns VGD,shd GD Maximum voltage during shut-down VCC < Vcc,shd , IGD = 2 mA - 1 1.5 V 0.97 1.054 1.11 V - 3.2 - Over whole temp. range(7) (3) 2.9 - - VOPTO = 0 V 110 148 185 μA 35 45 55 k OPTO input VOPTO,dis OPTO Disabling threshold VOPTO,bias OPTO OPTO biasing voltage IOPTO,bias ROPTO OPTO OPTO biasing current Tamb = 25 °C(3) OPTO Internal parallel resistor V TOFF characteristics VTOFF,fix TOFF Minimum fixed TBLANK (7) voltage - 2 - V koff TOFF TOFF characteristic slope - 40 - μs/ V 12/33 (7) (9) DS12748 Rev 2 HVLED001B Electrical characteristics Table 6. Electrical characteristics (continued) Symbol ITOFFpu VTOFF,bias Pin Parameter TOFF Pull-up current TOFF Internal bias voltage Test condition Min. Typ. VTOFF = 0 V Tamb = 25 °C 10 - 13 V(7) 6.5 12 16.5 μA μA - 2.5 - V VTOFF = 0 (7) ‘ Max. Unit 1. Parameters in tracking group 1 2. Calculated during testing procedure as difference between measured Icc and FB source current 3. Parameters in tracking group 2 4. Kp parameter includes the overall tolerances of the multiplier block defined as per note (8) 5. Parameter calculated 6. Parameters in tracking group 3 7. Parameters not tested in production 8. See Section 7.2.1 Equation 1 9. DS12748 Rev 2 13/33 33 Typical electrical characteristic HVLED001B 6 Typical electrical characteristic 6.1 Parameter graphs 14/33 Figure 5. ICC vs. Fsw @ VCC = 15V Figure 6. VCC,on and VCC,su vs. Tj Figure 7. Icharge and Icharge,su vs. Tj Figure 8. IFB,src and IFB,snk vs. Tj DS12748 Rev 2 HVLED001B Typical electrical characteristic Figure 9. Vbm, Vbm2 and VOPTO,dis vs. Tj Figure 10. Tbm and Tbm2 vs. Tj Figure 11. VZCD,arm and VZCD,trig vs. Tj Figure 12. VCS,lim vs. Tj Figure 13. VREF,PSR vs. Tj Figure 14. IFB vs. VZCD sample DS12748 Rev 2 15/33 33 Typical electrical characteristic HVLED001B Figure 15. TBLANK,min vs. Tj 16/33 Figure 16. TBLANK,var vs. Tj DS12748 Rev 2 HVLED001B Application information 7 Application information 7.1 Operating modes The HVLED001B QR flyback controller is able to operate either as a single-stage high power factor (HPF) flyback controller or as a DC/DC flyback controller in dual-stage topologies. It‘s enhanced features are mainly intended to simplify the design and the management of constant current applications (LED drivers). Application schematics of the two main topologies are reported in Figure 17 and Figure 18. Figure 17. High power factor flyback - Primary side regulated constant output voltage 1S 9RXW 1V '6HF &FO &LQ 5FO &RXW 5PLQ 'FO ']FG 'YFF &VX 5YFF Nȍ +968 ']9FF 5]FG 9LQ 5HFWLILHU %ULGJH  (0, ILOWHU 9&& 1DX[ 5VX 5IE =&' )% &YFF 5WRII 5V 'JG +9/('% 72)) *' 5JG *1' &S &V 2372 &6 4 &WRII &RSWR DS12748 Rev 2 5FV 17/33 33 Application information HVLED001B Figure 18. High power factor flyback – secondary side regulated application 1S 1V '6HF ,RXW 5FO &FO &LQ &RXW Nȍ 'FO 9LQ 5HFWLILHU %ULGJH  (0, ILOWHU 5PLQ 5VKXQW +968 ']9FF 9&& 5ELDV 5B&& )% &95XS 2& 'JG +9/('% 72)) &B&& 5IE =&' &YFF 5B&& 1DX[ 5VX ']FG 5]FG &VX 5YFF 'YFF 9UHIB&& *' 5JG *1' &365 2372 &6 &WRII 9UHIB&9 4 5WRII 5B&9 &B&9 &95GZ &665 5FV The HVLED001B has five main operating modes: Start-up mode, Ramp-up mode, Active mode, Stop mode and Low consumption mode. 18/33 DS12748 Rev 2 HVLED001B 7.1.1 Application information Start-up mode This state is entered to begin the switching activity (during application's turn-on or exiting from the low consumption state). The HVSU is involved in the mechanism of VCC charging; all other peripherals, except the UVLO and logic supply, are turned off to minimize the startup time. Start-up mode ends when the OPTO and FB pins are within respective range of operations and VCC is higher than VCC,on threshold. When the device is turned on for the first time or, in other words, when VCC crosses upwards of the VCC,shd threshold, start-up mode invokes ramp-up mode. When start-up mode is entered after a low consumption mode, start-up mode invokes active mode. Figure 19. Initial start-up phase 9+968 9+9VWDUW ,FKDUJH ,FKDUJH ,+9VX 9&& 9FFRQ 9FFVX #VWXS ,&& ,FF VZLWKLQJ ,FF VWRS ,T 6WDUWXS /RZ&RQV 5DPSXSPRGH 2372 92372GLV 6ZLWFKLQJ DFWLYLW\ DS12748 Rev 2 19/33 33 Application information 7.1.2 HVLED001B Ramp-up mode This is a particular operational mode, identical to active mode, where timed protections (Brownout and Over Power Protection - see relevant graphs) are ignored. This mode ends after a fixed period (Tss) since the first crossing upwards of VCC voltage. After Tss, the IC enters active mode. 7.1.3 Active mode This is the normal operational mode. During this state the external MOSFET is driven according to signals coming from the application in order to regulate the desired output parameter in closed loop (peak current control method). Active mode is exited when abnormal conditions are present or VCC drops below the VCC,su threshold. The HVSU is inactive during active mode. 7.1.4 Low consumption mode This state is intended to stop the switching activity reducing the power consumption to a minimum level. During this state the VCC is kept between VCC,su and VCC,on by the high voltage startup unit (HVSU) delivering Icharge to the output capacitor. 7.1.5 Stop mode This state is intended to stop the switching activity without turning off the entire function set, to quickly restart when abnormal or disabling conditions end. During this state the power consumption is not minimized and the HVSU is not enabled. In case the OPTO pin drops below the disabling threshold or VCC voltage drops below the VCC,su voltage and the IC state evolves into low consumption state. Note: IMPORTANT: HVSU charges VCC so any other external voltage (including auxiliary winding) must be de-coupled using a Diode (e.g. 1N4148). 7.2 Control loop The control loop is based on the current mode Quasi Resonant flyback control scheme and is therefore performed turning off the MOSFET when the peak of its source current reaches the threshold set by the control loop, and turning the MOSFET on in correspondence with the resonant valley following the primary side demagnetization input. A detail of the block involved in this scheme is shown in Figure 20. 20/33 DS12748 Rev 2 HVLED001B Application information Figure 20. Control loop blocks =&'VLJQDO =&' /RJLF =&' 6 4 +968 N 9PXOW 9)) 3HDN *' 5 9 95()365 365($ 0XOWLSOLHU 7+'RWSL ,)% )% 0,1 )%2372 2372 /(% &6 9)%LQW9IERV  9)%LQW 9FV  9IERV 7.2.1 Current sense input The peak of the primary current is read across a shunt resistor placed between the MOSFET‘s source and compared with a threshold equal to: Equation 1 Where the term VHVSU,pk is the maximum value of the HVSU voltage within around 20 ms and is used to compensate the dependency on the input voltage of the open loop gain transfer function. The gain kp collects all the proportional terms between HVSU voltage and CS threshold. A leading edge blanking time (LEB) is applied after MOSFET‘s turn-on. VCS signal is upper limited to a value that depends on the OPTO voltage and is lower limited to 60 mV. A second level OCP threshold is present to temporarily stop the switching activity in case of inductor saturation. DS12748 Rev 2 21/33 33 Application information 7.2.2 HVLED001B Feedback input The OPTO pin is intended to be connected directly to the collector of the optocoupler that provides the galvanic insulation to the control loop, while the FB pin is the output of the error amplifier for the Primary side control loop of the output voltage (PSR) (see Section 7.2.4). A suitable pick-up capacitor can be connected to the OPTO pin while suitable compensation network for PSR is placed between FB and ground. The FB voltage is also used as input parameter for burst mode operation described in the relevant paragraph. These pins embed a protection to stop the switching activity in case of excessive power delivery (OPP protection). 7.2.3 Zero current detection The zero level detection is performed by a trigger logic that operates as follows: a) The logic is armed if ZCD voltage is higher than VZCD,arm after Tblank,min starting from GD turn-off instant. b) The logic is triggered to turn on the MOSFET when a falling edge crosses ZCD,trig threshold. A small additional delay between ZCD triggering and GD turn-on is there to turn on the MOSFET in correspondence if the bottom of resonance valley. The advanced ZCD logic is able to discriminate between normal operation, output shortcircuit or start-up condition. An internal blanking time prevents any triggering signal to activate the MOSFET at the very beginning of the OFF-time, where spurious resonances could be present. As a result, the first falling edge occurring after the blanking time turns on the MOSFET. To ensure a proper operation, the transformer has to be designed to guarantee that the inductor's demagnetization time is longer than TBLANK (@ VTOFF > VTOFF,fix) when the VCS value (Equation 1) is higher than 0.7 V (typ.). The TOFF pin is intended to apply an additional blanking time following the first ZCD triggering event. If the pin is left unconnected, null blanking time is provided. The TBLANK,var value depends on TOFF voltage as illustrated in Figure 21. An internal starter provides the triggering signal whenever a valid arming signal is not detected. The ZCD pin embeds a negative clamp to limit the negative going current. 22/33 DS12748 Rev 2 HVLED001B Application information Figure 21. TBLANK,var time vs. TOFF voltage The blanking time management algorithm is reported in Figure 22. DS12748 Rev 2 23/33 33 Application information HVLED001B Figure 22. TBLANK,var time vs. TOFF voltage *'BWXUQHGBRII =&'BDUP 758( =&'BDUP )$/6( $1' 9&6!9 7%/$1.PLQ =&'BDUP )$/6( $1' 9&69 :DLW 7ULJJHU 7VWDUWHU 7%/$1.YDU =&'BWULJ 758( $1' 7%/$1.YDU! =&'BWULJ 758( $1' 7%/$1.YDU  (QG2I7LPHU 7%/$1.YDU 7ZDLW (QG2I7LPHU 7ZDLW 25 =&'BWULJ 758( 7=&'BGO\ *'BWXUQHGBRQ 24/33 DS12748 Rev 2 (QG2I7LPHU 7VWDUWHU HVLED001B 7.2.4 Application information Primary side regulation feature The ZCD pin is also used as input of the PSR error amplifier (E/A). The reference voltage of this loop is internally fixed to VREF,PSR and applied to the non-inverting input of the E/A. The output of such error amplifier is connected to the FB pin where the relevant compensation network has to be connected. In a flyback or buck-boost topology the output voltage can be read from primary side using an auxiliary winding of the power magnetic: in this case the output voltage is obtained using the following equation: Equation 2 N SEC  Rzcd V out = VREF PSR  --------------  1 + ------------- Rfb  N AUX  The internal small signal model of the PSR E/A is obtained by considering the voltage gain (GV = 73 dB) and the Gain Bandwidth product (GBWP = 1 MHz) and is illustrated in Figure 23: Figure 23. PSR E/A small signal model )% &27$ S) 527$ 0Ÿ 7.2.5 Burst mode operation As soon as either the FB pin or OPTO pin drops below, respectively, Vbm or VOPTO,dis the burst mode operating mode is entered. On this occurrence, the switching activity is temporarily interrupted. If the PSR loop is controlling the application, the output voltage value is refreshed every Trep by means of the generation of four switching pulses. On the other hand, if the optocoupler is controlling the loop, the IC remains disabled until the OPTO pin is above VOPTO,dis and the FB pin is above Vbm. During IC inactivity, VCC consumption is minimized. DS12748 Rev 2 25/33 33 Application information 7.3 HVLED001B Gate driver The output stage, connected to VCC potential and capable of 300 mA source and 600 mA sink current, is suitable to drive high current MOSFETs. The resulting managed power can be greater than 150 W. 7.4 IC supply management The IC's voltage supply is managed by the UVLO circuitry together with high voltage startup unit and reference generators. These logics also define supply currents during different operating conditions. 7.4.1 VCC supply management The IC is designed to operate with a range of supply voltage to ensure an optimum gate driving. An active limiting device is embedded to prevent low energy fluctuations to bring the VCC voltage above the technological constraints. Both the active mode and the low consumption mode exhibit very low supply currents in order to meet energy saving regulation. The VCC pin can be driven independently from the HVSU pin's connection, for example when auxiliary supply voltage is present. In this case the HVSU pin will be used solely to monitor input voltage. A bulk capacitor, having a capacitance of around 22 μF, followed by a ceramic capacitor, having a typical capacitance of 100 nF and connected very tight to the VCC pin, are necessary to properly sustain the VCC voltage during all operating phases. 26/33 DS12748 Rev 2 HVLED001B 7.4.2 Application information High voltage startup High voltage startup (HVSU) circuitry is primarily intended to provide the start-up current to the VCC pin and maintain the IC responsive during low consumption modes. This structure is able to sustain at least 800 V to avoid any damage in case of a surge or burst on the stage's input. The overall structure is OFF until input voltage reaches VHVSU,start threshold; after that it sources a minimum current (Icharge,su) to charge the VCC pin up to Vcc,su threshold. This condition prevents the IC from severe damage in the case of short-circuit on the VCC pin. At this VCC voltage a higher current (Icharge) is provided to VCC to reach the VCC,on threshold. On this occurrence the ramp-up mode is invoked and the HVSU is turned off. During other active mode phases and stop mode the HVSU is OFF. If low consumption mode is entered, the HVSU unit is turned on. Table 7 summarizes the HVSU behavior in all IC conditions. Table 7. HVSU operating modes Operating condition VCC range All states if VIN < VHVSU,ON Icharge,su Icharge X - - 0 V … Vcc,su - X - Vcc,su … Vcc,on - - X Active mode and Ramp-up mode Vcc,su … VCC,MAX X - - Stop mode Vcc,su … VCC,MAX X - - Vcc,su  Vcc,on (rising) - - X Vcc,su … Vcc,on - - X Startup (logic startup) Startup (IC startup) Low consumption mode Low consumption mode (after the end of entering conditions) 7.5 OFF Auto restart timer (ART) The Auto Restart Timer unit is responsible for the generation of the protection's intervals and of the restart times after low consumption mode. A summary of all possible combinations of times is described in each protection section. DS12748 Rev 2 27/33 33 Application information 7.6 HVLED001B Protections A comprehensive set of protections is embedded to ensure a high level of reliability of the final application using a limited number of components. 7.6.1 Over current protection (OCP) To prevent any damage to active components in case of inductor saturation the MOSFET is immediately turned off by fast OCP protection. On this occurrence the IC temporarily enters stop state for a time equal to TOCP. 7.6.2 Input over voltage protection (I-OVP) Disturbances of the input voltage like surges or bursts may increase the voltage applied to the transformer primary side. At worst, an excessive input voltage could be applied to the application. These occurrences may result in MOSFET damage during the OFF state when the drain voltage rises to Vin plus reflected voltage, eventually above the maximum absolute rating of the MOSFET itself. An input voltage higher than VSurge, measured by the HVSU structure, immediately stops the IC. An internal hysteresis improves the noise rejection of this feature. This protection is always active. 7.6.3 Brownout protection (BO) The current sourced by the ZCD pin's negative clamp during ON-time is compared to a minimum value to determine whether the input voltage is lower than the input range specification (Brownout protection). If a value lower than IBO for a time longer than TBO, managed by the ART, is detected, the IC is stopped for Trec and then restarted. When the protection is triggered, the ART performs the auto-relaoding procedure after Trec. Brownout protection is active during active mode, but blanked during ramp-up mode. Referring to the typical application schematic, the brownout level can be obtained adjusting the transformer turn ratio and ZCD resistor configuration. The following equation regulates the relationship between said level and external components. Equation 3 N PRI Vbrown,out = --------------   R FB + R BO   I BO N AUX 7.6.4 Over power protection (OPP) This protection detects either the over-load condition or the absence of the optocoupler control (no pull-down) or for more than a time equal to TOPP and switches off the application putting the device in low consumption mode. This prevents the output power from rising above excessive values due to the loss of control. The ART manages the TOPP interval and performs the auto-reloading procedure after Trec. The OPP is active during active mode, but blanked during ramp-up mode. 28/33 DS12748 Rev 2 HVLED001B 7.6.5 Application information Output over voltage protection (oOVP) In the case of ZCD sampled voltage being well above the VREF,PSR voltage (around 3 V), OTA provides an extra sink current (2 mA typ.) to the FB pin to speed up the energy transfer reduction and limiting the output voltage overshooting. 7.7 Disable and monitor feature The OPTO pin can also be used as disabling mean to externally disable the IC: when pulled to ground the device enters low consumption mode, while, when the OPTO pin is left free, the internal biasing mean pulls up the voltage above the threshold entering the ramp-up mode procedure. DS12748 Rev 2 29/33 33 Package information 8 HVLED001B Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. 8.1 SSOP10 package outline Figure 24. SSOP10 package mechanical data SFW" 30/33 DS12748 Rev 2 HVLED001B Package information Table 8. SSOP10 package mechanical data Dimensions (mm) Symbol Min. Typ. Max. A - - 1.75 A1 0.10 - 0.25 A2 1.25 - - b 0.31 - 0.51 c 0.17 - 0.25 D 4.80 4.90 5 E 5.80 6 6.20 E1 3.80 3.90 4 e - 1 - h 0.25 - 0.50 L 0.40 - 0.90 K 0° - 8° DS12748 Rev 2 31/33 33 Revision history 9 HVLED001B Revision history Table 9. Document history 32/33 Date Revision Changes 3-Sept-2018 1 Initial version. 15-Jan-2019 2 Updated Table 6. DS12748 Rev 2 HVLED001B IMPORTANT NOTICE – PLEASE READ CAREFULLY STMicroelectronics NV and its subsidiaries (“ST”) reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST’s terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers’ products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2019 STMicroelectronics – All rights reserved DS12748 Rev 2 33/33 33
HVLED001BTR 价格&库存

很抱歉,暂时无法提供与“HVLED001BTR”相匹配的价格&库存,您可以联系我们找货

免费人工找货
HVLED001BTR
    •  国内价格 香港价格
    • 2500+8.016892500+0.97174

    库存:0