0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
U2784B

U2784B

  • 厂商:

    TEMIC

  • 封装:

  • 描述:

    U2784B - 2200 MHz / 200 MHz Twin PLL - TEMIC Semiconductors

  • 数据手册
  • 价格&库存
U2784B 数据手册
U2784B 2200 MHz / 200 MHz Twin PLL Description U2784B is a low power twin PLL manufactured with TEMIC’s advanced UHF process. The maximum operating frequency is 2200 MHz and 200 MHz respec tively. It features a wide supply voltage range from 2.7 to 5.5 V. Prescaler and power down function for both PLL’s is integrated. Applications are DECT, DCS 1800 and WLAN. Features D Very low current consumption (typical 3 V/12 mA) D Supply voltage range 2.7 to 5.5 V D Maximum input frequency PLL1: 2200 MHz, PLL2: 200 MHz Benefits D Low current consumption leads to extended talk time D Twin PLL saves costs and space D One foot print for all TEMIC twin PLL’s saves designin time D 2 pins for separate power down functions D Output for PLL lock status D Prescaler 64/65 for PLL1 and 8/9 for PLL2 D SSO-20 package D ESD protected according to MIL-STD 833 method 3015 cl. 2 Block Diagram 1 VS analog VS digital DGND AGND OSCi OSCo 4 2 6 15 7 8 Oscillator Control functions 16 bit latch Lock select 10 Lock Port2 Ports Power down Test 9 14 20 5I/Port 0 HPD1/Port1 HPD2/Port4 Port3 on / off divide by 2 12 bit latch 1 12 bit reference divider 1 17 bit latch 1 Phase detector 1 Charge pump 1 3 17 CP1 VScp RFi1 5 64 / 65 Prescaler 1 17 bit main divider 1 Clock Data Enable 11 3 bit 12 13 Load control 17 bit Shift register Pump bias 19 Iset 12 bit latch 2 12 bit reference divider 2 14 bit latch 2 Phase detector 2 Charge pump 2 18 CP2 RFi2 16 8 / 9 Prescaler 2 14 bit main divider 2 95 10611 Figure 6. TELEFUNKEN Semiconductors Rev. A2, 29-Jul-96 1 (11) U2784B Ordering Information Extended Type Number U2784B-BFS U2784B-BFSG3 Package SSO20 SSO20 Remarks Rail, MOQ 830 pcs Tape and reel, MOQ 4000 pcs Pin Description 5I/Port 0 VS digital CP 1 VS analog RFi 1 GNDD OSCi OSCo HPD1/Port 1 1 2 3 4 5 6 7 8 9 20 Port 3 19 Iset 18 CP 2 17 VScp 16 RFi 2 15 GNDA 14 HPD2/Port 4 13 Enable 12 Data 11 Clock 95 9622 Pin 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 Lock/Port 2 10 Symbol Function 5I/Port 0 5I – Control input / o.c.output VS digital Power supply digital section CP 1 Charge pump output of synthesizer 1 VS analog Power supply analog section RFi 1 RF divider input synthesizer GNDD Ground for digital section OSCi Reference oscillator input OSCo Reference oscillator output HPD 1/ Hardware power down input of Port 1 synthesizer 1 / o.c.output Lock/ Lock output / o.c.output / Port 2 testmode output Clock 3-wire-bus: serial clock input Data 3-wire-bus: serial data input Enable 3-wire-bus: serial enable input HPD 2/ Hardware power down input of Port 4 synthesizer 2 / o.c.output GNDA Ground for analog section RFi 2 RF divider input synthesizer 2 VScp Charge pump supply voltage CP 2 Charge pump output of synthesizer 2 Iset Reference pin for charge pump currents Port 3 o.c.output Absolute Maximum Ratings Supply voltage Input voltage Parameters Pins 2, 4 and 17 Pins 1, 3, 5, 8, 9, 10, 11, 12, 13, 14, 15, 16, 18 and 20 Symbol VS, VScp Vi Tj Tstg Value 6 0 to VS 125 – 40 to + 125 Unit V V °C °C Junction temperature Storage temperature range Operating Range Parameters Supply voltage Pins 2, 4 and 17 Ambient temperature range 2 (11) Symbol VS, VScp Tamb Value 2.7 to 5.5 – 40 to + 85 Unit V °C TELEFUNKEN Semiconductors Rev. A2, 29-Jul-96 U2784B Thermal Resistance Junction ambient Parameters SSO20 Symbol Rthja Value 140 Unit K/W Electrical Characteristics Tamb = 25_C, VS = 2.7 to 5.5 V, VScp = 5 V, unless otherwise specified ÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁ Á Á Á ÁÁ Á ÁÁÁÁÁÁÁÁÁÁ ÁÁÁÁ Á Á Á ÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁ Á Á Á ÁÁ ÁÁÁÁÁÁÁ Á Á Á Á Á Á ÁÁ Á ÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁ ÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁ ÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁ ÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁ Á ÁÁ Á ÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁ VS = 3 V VCP = 5 V, PLL in lock condition IS ICP 12 1 mA µA PLL 1 Input voltage Scaling factor prescaler Scaling factor main counter Scaling factor swallow counter Reference counter PLL 2 Input voltage p g Scaling factor prescaler Scaling factor main counter Scaling factor swallow Reference counter Reference oscillator Recommended crystal series resistance External reference input frequency fRFi1 = 400 – 2200 MHz VRFi1 SPSC SM SS SR VRFi2 SPSC SM SS SR 20 5 0 5 40 20 8/9 5 0 5 10 AC coupled sinewave RF/2 = 0 RF/2 = 1 AC coupled sinewave OSCi 1 1 20 40 MHz mVRMS 2047 7 4095 200 200 mVRMS 64/65 2047 63 4095 200 200 mVRMS fRFi2 = 50 MHz fRFi2 = 100 – 200 MHz Parameters DC Supply Supply current Supply current CP Test conditions Symbol Min. Typ. Max. Unit W 2) External reference input OSCi 100 amplitude Logic input levels (Clock, Data, Enable, HPD1, HPD2, 5I) High input level ViH 1.5 Low input level ViL 0 High input current IiH –5 Low input current IiL –5 Logic output levels (Port 0, 1, 2, 3, 4, Lock) Leakage current VOH = 5.5 V IL Saturation voltage IOL = 0.5 mA VSL Charge pump output (Rset = tbd.) Source current VCP VScp/2 PLL2 –1 5I = L PLL1 Isource –0.2 5I = H PLL1 –1 Sink current VCP VScp/2 PLL2 1 5I = L PLL1 0.2 Isink 5I = H PLL1 1 Leakage current VCP VScp/2 IL 5 1) RMS voltage at 50 W; 2) OSC is open if an external reference frequency is applied o 0.4 5 5 10 0.4 V V mA mA mA V mA x x x mA nA " TELEFUNKEN Semiconductors Rev. A2, 29-Jul-96 3 (11) U2784B Serial Programming Bus Reference and programmable counters can be programmed by the 3-wire-bus (Clock, Data and Enable). After setting enable signal to high condition, the data status is transfered bit by bit on the rising edge of the clock signal into the shift register, starting with the MSB-bit. After the Enable signal returns to low condition the programmed information is loaded according to the addressbits (last three bits) into the addressed latch. Additional leading bits are ignored and there is no check made the 3-wire-bus remains active and the IC can be programmed. Data is entered with the most significant bit first. The leading bits deliver the divider or control information. The trailing three bits are the address field. There are six different addresses used. The trailing address bits are decoded upon the falling edge of the Enable signal. the internal Loadpulse is beginning with the falling edge of the Enable signal and ending with the falling edge of the Clock signal. Therefore a minimum holdtime clock-enable tHCE is required. Bit Allocation MSB Bit 1 Bit 2 Bit 3 Bit 4 Bit 5 Bit 6 Bit 7 Bit 8 D9 M3 R9 M6 Bit Bit 9 10 data bits D8 M2 R8 M5 D7 M1 R7 M4 Bit 11 D6 M0 R6 M3 R6 LP B Bit 12 D5 S5 R5 M2 R5 LPA Bit 13 D4 S4 R4 M1 R4 P4 Bit 14 D3 S3 R3 M0 R3 P3 Bit 15 D2 S2 R2 S2 R2 P2 Bit 16 D1 S1 R1 S1 R1 P1 Bit 17 D0 PLL1 S0 PLL1 R0 PLL2 S0 PLL2 R0 LSB Bit Bit Bit 18 19 20 address bits A2 0 0 0 1 1 A1 0 1 1 0 0 A0 1 0 1 0 1 D16 D15 D14 D13 D12 D11 D10 PLL1 M10 M9 M8 M7 M6 M5 PLL1 R11 M4 R10 M7 PLL2 M10 M9 M8 PLL2 R11 RF/ 2 Test 5IP TRI 2 R10 R9 R8 R7 TRI PS2 PS1 H2P H1P 1 P0 SP D1 SP SP D 5I D 2 1 1 0 Scaling Factors PGD of PLL1: These bits are setting the swallow counter SS. SS = S0*20 + S1*21 + ... + S4*24 + S5*25 allowed scalling factors for SS: 0 ... 63, SS < SM M0 ... M10: These bits are setting the main counter SM. SM = M0*20 + M1*21 + ... + M9*29 + M10*210 allowed scalling factors for SM: 5 ... 2047 SPGD: Total scalling factor of the programmable counter: Condition: SS < SM SPGD = (64*SM) + SS S0 ... S5: PGD of PLL2: S0 ... S4: These bits are setting the swallow counter SS. SS = S0*20 + S1*21 + S2*22 allowed scalling factors for SS: 0 ... 7, SS < SM These bits are setting the main counter SM. SM = M0*20 + M1*21 + ... + M9*29 + M10*210 allowed scalling factors for SM: 5 ... 2047 Total scalling factor of the programmable counter: Condition: SS < SM SPGD = (8*SM) + SS M0 ... M9: SPGD: RFD of PLL1 and PLL2: R0 ... R11: These bits are setting the reference counter SR. SR = R0*20 + ... + R10*210 + R11*211 allowed scalling factors for SR: 5 ... 4095 SRFD = 2 * SR SRFD = SR RF/2 = 1: RF/2 = 0: 4 (11) TELEFUNKEN Semiconductors Rev. A2, 29-Jul-96 U2784B Serial Programming Bus Control Bits: P0 ... P4: LPA, LPB: o.c. output ports (1 = high impedance) selection of P2 output or locksignal LPA LPB function of pin 10 0 0 o.c. output P2 0 1 locksignal of synthesizer 2 1 0 locksignal of synthesizer 1 1 1 wiredor locksignal of both synthesizer selection of P1/4 output or hardware power down input of synthesizer 1/2 (0 = Port / 1 = HPD) H1P, H2P: 5IP: selection of P0 output or high current switching input for the charge pump current of synthesizer 1 (0 = Port / 1 = charge pump 1 current switch input) phase selection of synthesizer 1 and synthesizer 2 (1 = normal / 0 = invers) PS-PLL1/2 = 1 CP1/2 Isink Isource 0 PS-PLL1/2 = 0 CP1/2 Isource Isink 0 PS1, PS2: fR > fP fR < fP fR = fP RF/2: divide by 2 prescaler for reference divider (0 = off / 1 = on) SPD1, SPD2: software power down bit of synthesizer 1/2 (0 = powerdown / 1 = powerup) 5I: software switch for the charge pump current of synthesizer 1 (0 = low current / 1 = high current) TRI1, TRI2: enables tristate for the charge pump of synthesizer 1/2 (0 = normal / 1 = tristate) TEST: enables counter testmode (0 = disabled / 1 = enabled) TEST 1 1 1 1 LPA 1 1 0 0 LPB 0 0 1 1 PS1 1 0 x x PS2 x x 1 0 Testsignal at pin 10 RFD1 PGD1 RFD2 PGD2 To operate the software power down mode the following condition must be set: HXP = 0; power up and power down will be set by SPDX = 1 (on) and SPDX = 0 (off). To operate the hardware power down mode the following condition must be set: HXP = 1; SPDX = 1; power up and power down will be set by high and low state at the hardware power down pins 9/14. High current of charge pump synthesizer 1 is active when 5I = 1 and if 5IP = 1 the charge pump current control input pin 1 is in high state. TELEFUNKEN Semiconductors Rev. A2, 29-Jul-96 5 (11) U2784B Application Circuit 6 (11) 5I / P0 47u 12 C2 R1 C1 C2 51 10n 18 18 10n 51 HPD2 / PORT4 HPD1 / PORT1 ENABLE 10n DATA CLOCK LOCK / PORT2 / TEST 94 9621 VS VCO 10n R C1 P3 R1 VS 12 47u 10n 12 12 VCO1 10n 10n 18 18 18 47u 10n VCO2 10n 10n VScp 47u 18 RF2 10n RF1 CRYSTAL OSC. INPUT TELEFUNKEN Semiconductors Rev. A2, 29-Jul-96 51 U2784B Timing Diagram Serial Bus Data Clock Enable tEL tSEC tCH tCL Internal Loadpulse tSDC tHDC tHCE tHEC 96 11828 Clock High Time Clock Low Time Clock Period Set up Time Data to Clock Hold Time Data to Clock Hold Time Clock to Enable Hold Time Enable to Clock Enable Low Time Set up Time Enable to Clock tCH tCL tPER tSDC tHDC tHCE tHEC tEL tSEC > 750 > 350 > 1100 > 100 > 400 > 400 > 400 > 200 > 4000 ns ns ns ns ns ns ns ns ns TELEFUNKEN Semiconductors Rev. A2, 29-Jul-96 7 (11) U2784B 4.0 3.5 1m Veff on 50W 3.0 Icp / mA 2.5 5I=1 2.0 1.5 1.0 0.5 0 3000 96 11679 1000 100 Guaranteed Area 10 1 30000 R19/ W 300000 96 11684 0 50 100 150 200 250 Frequency/ MHz Figure 7. Charge pump characteristics 1000 Figure 9. Input sensitivity of PLL2 1m Veff on 50W 100 Guaranteed Area 10 1 0 96 11683 500 1000 1500 2000 2500 Frequency/ MHz Figure 8. Input sensitivity of PLL1 8 (11) TELEFUNKEN Semiconductors Rev. A2, 29-Jul-96 U2784B Input Impedance of PLL1 and PLL2 j 0.5j 2j 0.2j 5j 0 0.2 0.5 1 2 5 1 100 MHz –0.2j 500 MHz 2.2 GHz PLL1 –0.5j 1.5 GHz 1 GHz –2j Z0 = 50 W 96 11689 –j TELEFUNKEN Semiconductors Rev. A2, 29-Jul-96 Á Á Á Á Á ÁÁ Á ÁÁ ÁÁ ÁÁ PLL2 –5j 9 (11) U2784B Dimensions in mm Package: SSO20 10 (11) TELEFUNKEN Semiconductors Rev. A2, 29-Jul-96 U2784B Ozone Depleting Substances Policy Statement It is the policy of TEMIC TELEFUNKEN microelectronic GmbH to 1. Meet all present and future national and international statutory requirements. 2. Regularly and continuously improve the performance of our products, processes, distribution and operating systems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment. It is particular concern to control or eliminate releases of those substances into the atmosphere which are known as ozone depleting substances ( ODSs). The Montreal Protocol ( 1987) and its London Amendments ( 1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances. TEMIC TELEFUNKEN microelectronic GmbH semiconductor division has been able to use its policy of continuous improvements to eliminate the use of ODSs listed in the following documents. 1. Annex A, B and list of transitional substances of the Montreal Protocol and the London Amendments respectively 2 . Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency ( EPA) in the USA 3. Council Decision 88/540/EEC and 91/690/EEC Annex A, B and C ( transitional substances ) respectively. TEMIC can certify that our semiconductors are not manufactured with ozone depleting substances and do not contain such substances. We reserve the right to make changes to improve technical design and may do so without further notice. Parameters can vary in different applications. All operating parameters must be validated for each customer application by the customer. Should the buyer use TEMIC products for any unintended or unauthorized application, the buyer shall indemnify TEMIC against all claims, costs, damages, and expenses, arising out of, directly or indirectly, any claim of personal damage, injury or death associated with such unintended or unauthorized use. TEMIC TELEFUNKEN microelectronic GmbH, P.O.B. 3535, D-74025 Heilbronn, Germany Telephone: 49 ( 0 ) 7131 67 2831, Fax number: 49 ( 0 ) 7131 67 2423 TELEFUNKEN Semiconductors Rev. A2, 29-Jul-96 11 (11)
U2784B 价格&库存

很抱歉,暂时无法提供与“U2784B”相匹配的价格&库存,您可以联系我们找货

免费人工找货