SPICE Device Model SUP80N15-20L
Vishay Siliconix
N-Channel 150-V (D-S) 175°C MOSFET
CHARACTERISTICS
• N- and P-Channel Vertical DMOS • Macro Model (Subcircuit Model) • Level 3 MOS • Apply for both Linear and Switching Application • Accurate over the −55 to 125°C Temperature Range • Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics
DESCRIPTION
The attached spice model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the −55 to 125°C temperature ranges under the pulsed 0 to 10V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage. A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched Cgd model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.
SUBCIRCUIT MODEL SCHEMATIC
This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits. Document Number: 72425 12-Jun-04 www.vishay.com
1
SPICE Device Model SUP80N15-20L
Vishay Siliconix
SPECIFICATIONS (TJ = 25°C UNLESS OTHERWISE NOTED) Parameter Static
Gate Threshold Voltage On-State Drain Current
a
Symbol
Test Conditions
Simulated Data
1.7 314 0.016 0.023 0.026 0.017 93 0.92
Measured Data
Unit
VGS(th) ID(on)
VDS = VGS, ID = 250 µA VDS = 5 V, VGS = 10 V VGS = 10 V, ID = 30 A
V A 0.016 Ω
Drain-Source On-State Resistancea
rDS(on)
VGS = 10 V, ID = 30 A, TJ = 125°C VGS = 10 V, ID = 30 A, TJ = 175°C VGS = 4.5 V, ID = 20 A
Forward Transconductance Forward Voltagea
a
gfs VSD
VDS = 15 V, ID = 30 A IS = 80 A, VGS = 0 V
S 1 V
Dynamicb
Input Capacitance Output Capacitance Reverse Transfer Capacitance Total Gate Chargec Gate-Source Charge Gate-Drain Chargec Turn-On Delay Timec Rise Time
c c
Ciss Coss Crss Qg Qgs Qgd td(on) tr td(off) tf VDD = 50 V, RL = 0.93 Ω ID ≅ 80 A, VGEN = 10 V, RG = 2.5 Ω VDS = 50 V, VGS = 10 V, ID = 80 A VGS = 0 V, VDS = 25 V, f = 1 MHz
6590 510 320 114 21 33 176 43 43 49
6500 520 270 110 21 33 20 100 70 135 Ns NC Pf
Turn-Off Delay Timec Fall Timec
Notes a. Pulse test; pulse width ≤ 300 µs, duty cycle ≤ 2%. b. Guaranteed by design, not subject to production testing. c. Independent of operating temperature.
www.vishay.com
2
Document Number: 72425 12-Jun-04
SPICE Device Model SUP80N15-20L
Vishay Siliconix
COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)
Document Number: 72425 12-Jun-04
www.vishay.com
3
很抱歉,暂时无法提供与“72425”相匹配的价格&库存,您可以联系我们找货
免费人工找货