SPICE Device Model Si4913DY Vishay Siliconix Dual P-Channel 20-V (D-S) MOSFET
CHARACTERISTICS
• P-Channel Vertical DMOS • Macro Model (Subcircuit Model) • Level 3 MOS • Apply for both Linear and Switching Application • Accurate over the −55 to 125°C Temperature Range • Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics
DESCRIPTION
The attached spice model describes the typical electrical characteristics of the p-channel vertical DMOS. The subcircuit model is extracted and optimized over the −55 to 125°C temperature ranges under the pulsed 0-V to 5-V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage. A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched Cgd model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.
SUBCIRCUIT MODEL SCHEMATIC
This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits. Document Number: 70107 S-52287Rev. B, 31-Oct-05 www.vishay.com 1
SPICE Device Model Si4913DY Vishay Siliconix
SPECIFICATIONS (TJ = 25°C UNLESS OTHERWISE NOTED) Parameter Static
Gate Threshold Voltage On-State Drain Current
a
Symbol
Test Condition
Simulated Data
0.75 235 0.0124 0.015 0.019 42 −0.80
Measured Data
Unit
VGS(th) ID(on)
VDS = VGS, ID = − 500 µA VDS = −5 V, VGS = −4.5 V VGS = −4.5 V, ID = −9.4 A
V A 0.0125 0.0155 0.020 40 −0.70 S V Ω
Drain-Source On-State Resistancea
rDS(on)
VGS = −2.5 V, ID = −8.4 A VGS = −1.8 V, ID = −5 A
Forward Transconductancea Diode Forward Voltage
a
gfs VSD
VDS = −10 V, ID = −9.4 A IS = −1.7 A, VGS = 0 V
Dynamic
b
Total Gate Charge Gate-Source Charge Gate-Drain Charge Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Source-Drain Reverse Recovery Time
Qg Qgs Qgd td(on) tr td(off) tf trr IF = −1.7 A, di/dt = 100 A/µs VDD = −6 V, RL = 6 Ω ID ≅ −1 A, VGEN = −4.5 V, RG = 6 Ω VDS = −6 V, VGS = −4.5 V, ID = −9.4 A
47 7.1 10.9 36 35 166 43 135
43 7.1 10.9 32 42 350 160 127 ns nC
Notes a. Pulse test; pulse width ≤ 300 µs, duty cycle ≤ 2%. b. Guaranteed by design, not subject to production testing.
www.vishay.com 2
Document Number: 70107 S-52287Rev. B, 31-Oct-05
SPICE Device Model Si4913DY Vishay Siliconix
COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)
Document Number: 70107 S-52287Rev. B, 31-Oct-05
www.vishay.com 3
很抱歉,暂时无法提供与“SI4913DY”相匹配的价格&库存,您可以联系我们找货
免费人工找货