\\\
SPICE Device Model Si7380DP
Vishay Siliconix
N-Channel 30-V (D-S) MOSFET
CHARACTERISTICS
• N-Channel Vertical DMOS • Macro Model (Subcircuit Model) • Level 3 MOS • Apply for both Linear and Switching Application • Accurate over the −55 to 125°C Temperature Range • Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics
DESCRIPTION
The attached spice model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the −55 to 125°C temperature ranges under the pulsed 0 to 10V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage. A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched Cgd model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.
SUBCIRCUIT MODEL SCHEMATIC
This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits. Document Number: 70118 24-May-04 www.vishay.com
1
SPICE Device Model Si7380DP
Vishay Siliconix
SPECIFICATIONS (TJ = 25°C UNLESS OTHERWISE NOTED) Parameter Static
Gate Threshold Voltage On-State Drain Current
a
Symbol
Test Conditions
Simulated Data
0.81 1652 0.0028 0.0032 110 0.75
Measured Data
Unit
VGS(th) ID(on) rDS(on) gfs VSD
VDS = VGS, ID = 250 µA VDS ≥ 5 V, VGS = 10 V VGS = 10 V, ID = 29 A VGS = 4.5 V, ID = 25 A VDS = 6 V, ID = 29 A IS = 4.5 A, VGS = 0 V
V A 0.0027 0.0032 110 0.68 Ω S V
Drain-Source On-State Resistancea Forward Transconductancea Diode Forward Voltagea
Dynamicb
Total Gate Charge Gate-Source Charge Gate-Drain Charge Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Source-Drain Reverse Recovery Time Qg Qgs Qgd td(on) tr td(off) tf trr IF = 2.9 A, di/dt = 100 A/µs VDD = 15 V, RL = 15 Ω ID ≅ 1 A, VGEN = 4.5 V, RG = 6 Ω VDS = 15 V, VGS = 4.5 V, ID = 29 A 54 11.5 11.5 32 19 185 61 29 46 11.5 11.5 20 15 220 85 55 Ns nC
Notes a. Pulse test; pulse width ≤ 300 µs, duty cycle ≤ 2%. b. Guaranteed by design, not subject to production testing.
www.vishay.com
2
Document Number: 70118 24-May-04
\\\
SPICE Device Model Si7380DP
Vishay Siliconix
COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)
Document Number: 70118 24-May-04
www.vishay.com
3
很抱歉,暂时无法提供与“SI7380DP”相匹配的价格&库存,您可以联系我们找货
免费人工找货