Si9978
Vishay Siliconix
Configurable H-Bridge Driver
FEATURES
D H-Bridge or Dual Half-Bridge Operation D 20- to 40-V Supply D Static (dc) Operation D Cross-Conduction Protected D Current Limit D Undervoltage Lockout D ESD Protected D Fault Output
DESCRIPTION
The Si9978 is an integrated driver for an n-channel MOSFET H-bridge. The mode control allows operation as either a full H-bridge driver or as two independent half-bridges. The DIR/PWM input configuration allows easy implementation of either sign/magnitude or anti-phase PWM drive schemes for full H-bridges. Schmitt triggers on the inputs provide logic signal compatibility and hysteresis for increased noise immunity. An internal low-voltage regulator allows the device to be powered directly from a system supply of 20 to 40 volts. All n-channel gates are driven directly from low-impedance outputs. The addition of one external capacitor per half-bridge allows internal circuitry to level shift both the power supply and logic signal for the high-side n-channel gate drives. Internal charge pumps replace leakage current lost in the high-side driver circuits to provide “static” (dc) operation in any output condition. Protection features include an undervoltage lockout, cross-conduction prevention logic, and overcurrent monitors. The Si9978 is available in both standard and lead (Pb)-free, 24-pin wide-body SOIC (surface mount) packages, specified to operate over the industrial (−40 to +85_C) temperature range.
FUNCTIONAL BLOCK DIAGRAM
V+
24 Low-Voltage Regulator CAPA VDD Low-Side U.V. Lockout CAPB
Bootstrap Reg. Charge Pump
23 21 22
CAPA GTA SA CAPB GTB SB
VDD
1
High-Side U.V. Lockout Bootstrap Reg. Charge Pump
19 17 18
DIR/INA QS/INB PWM/ENB MODE BRK EN/ENA CL/FAULTB FAULT/FAULTA RA/CA
3 5 4 6 7 2 8 9 11
VDD VDD VDD VDD VDD VDD Input Logic VDD VDD
20 16 15
GBA GBB GND
One Shot
− + − +
13
ILA+
RB/CB
12
One Shot
14
ILB+ www.vishay.com
Document Number: 70011 S-40804—Rev. E, 26-Apr-04
1
Si9978
Vishay Siliconix
ABSOLUTE MAXIMUM RATINGS
Voltage on pins 2−7 with respect to ground . . . . . . . . . . . −0.3 to VDD + 0.3 V Voltage on pin 24 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.3 to 50 V Voltage on pins 17, 19, 21, 23 . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.3 to +60 V Voltage on pins 18, 22 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −2 to 50 V Operating Temperature (TA) . . . . . . . . . . . . . . . . . . . . . . . . . . . . −40 to +85_C Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −65 to 150_C Maximum Junction Temperature (TJ) . . . . . . . . . . . . . . . . . . . . . . . . . . . 150_C Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500 mW
RECOMMENDED OPERATING CONDITIONS
V+ . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +20 to 40 VDC RA, RB . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 kW
SPECIFICATIONS
Test Conditions Unless Otherwise Specified Specified Parameter Power
Supply Voltage Range Logic Voltage Supply Current V+ VDD I+ IDD = 0 mA 20 14.5 16 3 40 17.5 5 V mA
Limits
−40 to 85_C
Symbol
V+ = 20 to 40 V
Mina
Typb
Maxa
Unit
Inputs (DIR, PWM, EN, QS, MODE, BRK)
High-State Low-State High-State Input Current Low-State Input Current VIH VIL IIH IIL VIH = VDD VIL = 0 V −100 −50 4.0 1.0 10 −25 V mA
Outputs
Low-Side Gate Drive, High State Low-Side Gate Drive, Low State High-Side Gate Drive, High State High-Side Gate Drive, Low State Low-Side Switching, Rise Time Low-Side Switching, Fall Time High-Side Switching, Rise Time High-Side Switching, Fall Time Break-Before-Make Time FAULT, CL FAULT, CL Leakage Current VOL IOH IOL = 1 mA FAULT, CL = VDD 0.2 VGBH VGBL VGTH VGTL trL tfL trH tfH Rise Time = 1 to 10 V Fall Time = 10 to 1 V CL = 600 pF SA B = 0 V A, 14 16 110 50 110 50 250 0.4 10 V mA ns 14 16 17.5 1 18 1 V
Protection
Low-Side Undervoltage Lockout Low-Side Hysteresis High-Side Undervoltage Lockout UVLL VH UVLH SA, B = 0 V 0.8 VDD 0.8 VDD−3.3 V V
Current Limit
Comparator Input Bias Current Comparator Threshold Voltage One Shot Pulse Width Propagation Delay IIB VTH tp tpd TA = 25_C RA, RB = 100 kW, CA, CB = 100 pF RA, RB = 100 kW, CA, CB = 0.001 mF CL = 600 pF −5 90 85 8 80 10 100 600 −0.2 100 5 110 115 12 120 mA mV ms ns
Notes: a. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing. www.vishay.com Document Number: 70011 S-40804—Rev. E, 26-Apr-04
2
Si9978
Vishay Siliconix
TRUTH TABLE
MODE
1 1 1 1 1 1 1 1
H-BRIDGE MODE
QS/ INB
1 0 1 0 X X X X X X X X
DIR/ INA
1 1 0 0 X X X X
EN/ ENA
1 1 1 1 1 0 1 X
PWM/ ENB
BRK
0 0 0 0 1 X 0 X
ILA+
L L L L L L
ILB+
X X X X X X X
GTA
H
GBA
L L
GTB
L L H
GBB
CL/ FAULTB
1 1
FAULT/ FAULTA
1 1 1 1 1 1
Condition
L L L L L L H L L L
L L
1 1 1 1
Normal Operation
L L L L
H L L L
Brake Disable Overcurrent
X
X
1
0
Undervoltage on VDD
TRUTH TABLE
MODE
0 0 0 0 0 0 0
HALF-BRIDGE MODE
QS/ INB
X X 1 0 X X X
DIR/ INA
1 0 X X X X X
EN/ ENA
1 1 0 0 1 X X
PWM/ ENB
0 0 1 1 X 1 X
BRK
X X X X X X X
ILA+
L L L L
ILB+
L L L L X
GTA
H L L L L X
GBA
L H L L L X L
GTB
L L H L X L L
GBB
L L L H X L L
CL/ FAULTB
1 1 1 1 1
FAULT/ FAULTA
1 1 1 1
Condition
Normal Operation
Overcurrent on A 1 Overcurrent on B Undervoltage on VDD
X X X
L
0
0
Document Number: 70011 S-40804—Rev. E, 26-Apr-04
www.vishay.com
3
Si9978
Vishay Siliconix
PIN CONFIGURATION AND ORDERING INFORMATION
SO-24 (Wide Body)
VDD EN/ENA DIR/INA PWM/ENB QS/INB MODE BRK CL/FAULTB FAULT/FAULTA NC RA/CA RB/CB
1 2 3 4 5 6 7 8 9 10 11 12
Top View
24 23 22 21 20 19 18 17 16 15 14 13
V+ CAPA SA GTA GBA CAPB SB GTB GBB GND ILB+ ILA+
ORDERING INFORMATION
Part Number
Si9978DW Si9978DW-T1 Si9978DW-T1—E3
Lead (Pb)-Free Part Number
Temperature Range
−40 to 85_C
Package
SOIC-24 (Wide Body)
PIN DESCRIPTION
Pin 1: VDD VDD is an internally generated voltage. It is connected to this pin to allow connection of a decoupling capacitor. A minimum of 1 mF is recommended. Pin 2: EN/ENA The EN input allows normal operation when at logic “1”, and turns all gate drive outputs off when at logic “0”. When the mode pin is at logic “1”, EN controls the entire H-bridge. When the mode pin is at logic “0”, this pin becomes the ENABLE pin for half-bridge A. Pin 3: DIR/INA The function of this pin is determined by the MODE pin. When the MODE pin is at logic “1”, it is the DIR pin, and when MODE is at logic “0”, it is the INA pin. As the DIR input, it is the direction control for the H-bridge, and determines which diagonal pair of power MOSFETs is active. A logic “1” turns on GTA and enables GBB, while a logic “0” turns on GTB and enables GBA. When implementing an anti-phase PWM control, the DIR input serves as the PWM input.
www.vishay.com
As the INA pin, it is the input that controls the “A” half-bridge. When at logic “1”, the high-side MOSFET is turned on, and when at logic “0”, the low-side MOSFET is turned on. Pin 4: PWM/ENB With the mode pin at logic “1”, this pin is the PWM input. It controls the switching of the active diagonal pair. A logic “1” turns the active MOSFETs on, while a logic “0” turns it off. The QS input determines whether the bottom or both bottom and top MOSFETs are switched. When implementing an anti-phase PWM control, the PWM input is connected to a logic “1”. When the mode pin is at logic “0”, this pin becomes the ENABLE pin for half-bridge B. Pin 5: QS/INB With the mode pin at logic “1”, this input determines whether the bottom MOSFETs of the H-bridge or both bottom and top MOSFETs switch in response to the PWM signal. A logic “1” on this input enables only the bottom MOSFETs. This is the default condition as this pin is pulled up internally. When this pin is pulled to ground, both the bottom and top MOSFETs are enabled. This input controls the B half-bridge when the MODE pin is at logic “0”. When at logic “1”, the high-side MOSFET is turned on, and when at logic “0”, the low-side MOSFET is turned on.
Document Number: 70011 S-40804—Rev. E, 26-Apr-04
4
Si9978
Vishay Siliconix
PIN DESCRIPTION (CONT’D)
Pin 6: MODE This input determines whether the Si9978 functions as an H-bridge or as two independent half-bridges. When the MODE pin is at logic “1”, the Si9978 functions as an H-bridge, and when MODE is at logic “0”, it functions as two independent half-bridges. Pin 7: BRK When this input and MODE are at logic “1”, both bottom gate drives are switched high, turning on the bottom MOSFETs. When this input is at logic “0”, the Si9978 operates normally. Pin 8: CL/FAULTB This is an open drain output which is active low. When the MODE pin is at logic “1”, this pin functions as CL and indicates that the H-bridge is in current limit. It stays low for the duration of the current limit one-shot. With the MODE pin at logic “0”, it serves as the FAULT output for half-bridge B to indicate when an undervoltage or overcurrent condition is detected. When indicating an overcurrent condition, the output stays low for the duration of the current limit one-shot. The FAULT output resets automatically when the condition clears. Pin 9: FAULT/FAULTA This is an open drain output which is switched low when an undervoltage or overcurrent condition is detected. When indicating an overcurrent condition, the output stays low for the duration of the current limit one-shot. When the MODE pin is at logic “1”, this pin is the H-bridge FAULT output. With the MODE pin at logic “0”, it serves as the FAULT output for half-bridge A. The FAULT output resets automatically when the condition clears. Pin 10: NC No internal connection. Pin 11: RA/CA The timing resistor and capacitor for the current limit one-shot are connected to this pin. The values of the resistor and capacitor determine the off time set by the one-shot. The one-shot is triggered when the current limit comparator detects an overcurrent condition. Pin 12: RB/CB The timing resistor and capacitor for the current limit one-shot are connected to this pin. The values of the resistor and capacitor determine the off time set by the one-shot. The
Document Number: 70011 S-40804—Rev. E, 26-Apr-04
one-shot is triggered when the current limit comparator detects an overcurrent condition. Pin 13: ILA+ and Pin 14, ILB+ These are the overcurrent sense inputs. Internally, they are connected to the noninverting inputs of the current limit comparators. Externally they are connected to the source(s) of the low-side MOSFET(s) and the current sense resistor. Pin 15: GND The GND pin is the ground return for V+ and the ground reference for the logic. Also, this is the ground reference input for the current limit comparators and is connected to the ground side of the internal 100-mV references. This pin should be connected directly to the ground side of the current sensing resistors. Pin 16: GBB and Pin 20, GBA These pins drive the gates of the low-side power MOSFETs. Pin 17: GTB and Pin 21, GTA These pins drive the gates of the high-side power MOSFETs. Pin 18: SB and Pin 22, SA These are the source connections of the high-side power MOSFETs, the drain of the external low-side power MOSFET, the negative terminal of the bootstrap capacitor, and the output for each half-bridge. Pin 19: CAPB and Pin 23, CAPA These are the connections for the positive terminals of the bootstrap capacitors CBA and CBB. A 0.01-mF capacitor can be used for most applications. Pin 24: V+ This is the only external power supply required for the Si9978, and must be the same supply used to power the H-bridge it is driving. The Si9978 powers the low-voltage logic, low-side gate driver, and bootstrap/ charge pump circuits from self-contained voltage regulators which require only a bootstrap capacitor on the CAP pins. No voltage sensing circuitry monitors V+ directly; however, the low-voltage, internally generated supply and the bootstrap voltage (which are derived from V+) are directly protected by undervoltage monitors.
www.vishay.com
5
Si9978
Vishay Siliconix
APPLICATION CIRCUIT
LITTLE FOOTr V+ Q1 C2 C1 U1 1 EN DIR PWM QS BRK CL FAULT R4 R3 10 11 12 VCC R2 100 kW 2 3 4 5 6 7 8 9 VDD EN/ENA DIR/INA PWM/ENB QS/INB MODE BRK CL/FB F/FA NC RA/CA RB/CB Si9978 V+ CAPA SA GTA GBA CAPB SB GTB GBB GND ILB+ ILA+ 24 23 22 21 20 19 18 17 16 15 14 13 Q2 Q4 C5 C4 A OUT B OUT C6 C7 C3 Q3
C8 GND
R1
FIGURE 1. Basic H-Bridge Circuit
www.vishay.com
6
Document Number: 70011 S-40804—Rev. E, 26-Apr-04