White Electronic Designs
16Mx72 Synchronous DRAM
FEATURES
High Frequency = 100, 125, 133MHz Package: • 219 Plastic Ball Grid Array (PBGA), 21 x 25mm Single 3.3V ±0.3V power supply Fully Synchronous; all signals registered on positive edge of system clock cycle Internal pipelined operation; column address can be changed every clock cycle Internal banks for hiding row access/precharge Programmable Burst length 1,2,4,8 or full page 8,192 refresh cycles Commercial, Industrial and Military Temperature Ranges Organized as 16M x 72 Weight: WEDPN16M72V-XB2X - 2.5 grams typical
WEDPN16M72V-XB2X
GENERAL DESCRIPTION
The 128MByte (1Gb) SDRAM is a high-speed CMOS, dynamic random-access, memory using 5 chips containing 268,435,456 bits. Each chip is internally configured as a quad-bank DRAM with a synchronous interface. Each of the chip’s 67,108,864-bit banks is organized as 8,192 rows by 512 columns by 16 bits. Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-12 select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access. The SDRAM provides for programmable READ or WRITE burst lengths of 1, 2, 4 or 8 locations, or the full page, with a burst terminate option. An AUTO PRECHARGE function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. The 1Gb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high-speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless, high-speed, random-access operation.
BENEFITS
60% SPACE SAVINGS Reduced part count Reduced I/O count • 19% I/O Reduction Reduced trace lengths for lower parasitic capacitance Suitable for hi-reliability applications Laminate interposer for optimum TCE match Upgradeable to 32M x 72 density (contact factory for information)
* This product is subject to change without notice.
Discrete Approach
11.9 11.9 11.9 11.9 11.9
ACTUAL SIZE
22.3
54 TSOP
54 TSOP
54 TSOP
54 TSOP
54 TSOP
White Electronic Designs
WEDPN16M72V-XB2X
21
25
S A V I N G S
60% 19%
Area I/O Count
February 2005 Rev. 3
5 x 265mm2 = 1328mm2 5 x 54 pins = 270 pins
1
525mm2 219 Balls
White Electronic Designs Corp. reserves the right to change products or specifications without notice. White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs
FIGURE 1 – PIN CONFIGURATION
WEDPN16M72V-XB2X
Top View
1
A B C D E F G H J K L M N P R T
DQ1
2
DQ0
3
DQ14
4
DQ15
5
VSS
6
VSS
7
A9
8
A10
9 10
A11 A8
11 12
VCC VCC
13 14
DQ16 DQ17
15 16
DQ31 VSS
DQ2
DQ12
DQ13
VSS
VSS
A0
A7
A6
A1
VCC
VCC
DQ18
DQ19
DQ29
DQ30
DQ3
DQ4
DQ10
DQ11
VCC
VCC
A2
A5
A4
A3
VSS
VSS
DQ20
DQ21
DQ27
DQ28
DQ6
DQ5
DQ8
DQ9
VCC
VCC
A12
DNU
DNU
DNU
VSS
VSS
DQ22
DQ23
DQ26
DQ25
DQ7
DQML0
VCC
DQMH0
NC
NC
NC
BA0
BA1
NC
NC
NC
DQML1
VSS
NC
DQ24
CAS0#
WE0#
VCC
CLK0
NC
RAS1#
WE1#
VSS
DQMH1
CLK1
CS0#
RAS0#
VCC
CKE0
NC
CAS1#
CS1#
VSS
NC
CKE1
VSS
VSS
VCC
VCC
VSS
VCC
VSS
Vss
VCC
VCC
VSS
VSS
VCC
VCC
VSS
VCC
VSS
VSS
VCC
VCC
NC
CKE3
VCC
CS3#
NC
NC
CKE2
VSS
RAS2#
CS2#
NC
CLK3
VCC
CAS3#
RAS3#
NC
CLK2
VSS
WE2#
CAS2#
DQ56
DQMH3
VCC
WE3#
DQML3
CKE4
DQMH4
CLK4
CAS4#
WE4#
RAS4#
CS4#
DQMH2
VSS
DQML2
DQ39
DQ57
DQ58
DQ55
DQ54
NC
NC
DQ73
DQ72
DQ71
DQ70
DQML4
NC
DQ41
DQ40
DQ37
DQ38
DQ60
DQ59
DQ53
DQ52
VSS
VSS
DQ75
DQ74
DQ69
DQ68
VCC
VCC
DQ43
DQ42
DQ36
DQ35
DQ62
DQ61
DQ51
DQ50
VCC
VCC
DQ77
DQ76
DQ67
DQ66
VSS
VSS
DQ45
DQ44
DQ34
DQ33
Vss
DQ63
DQ49
DQ48
VCC
VCC
DQ79
DQ78
DQ65
DQ64
VSS
VSS
DQ47
DQ46
DQ32
VCC
NOTE: DNU = Do Not Use; to be left unconnected for future upgrades. NC = Not Connected Internally.
White Electronic Designs Corp. reserves the right to change products or specifications without notice. February 2005 Rev. 3 2 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs
WEDPN16M72V-XB2X
FIGURE 2 – FUNCTIONAL BLOCK DIAGRAM
WE0# RAS0# CAS0# WE# RAS# CAS# A0-12 DQ0 BA0-1 CLK0 CKE0 CS0# DQML0 DQMH0 CLK CKE CS# DQML DQMH
A0-12 BA0-1
DQ0
U0
DQ15
DQ15 WE1# RAS1# CAS1#
WE# RAS# CAS# A0-12 BA0-1 CLK1 CKE1 CS1# DQML1 DQMH1 CLK CKE CS# DQML DQMH DQ0 DQ16
U1
DQ15
DQ31 WE2# RAS2# CAS2#
WE# RAS# CAS# A0-12 BA0-1 CLK2 CKE2 CS2# DQML2 DQMH2 CLK CKE CS# DQML DQMH DQ0 DQ32
U2
DQ15
DQ47 WE3# RAS3# CAS3#
WE# RAS# CAS# A0-12 BA0-1 CLK3 CKE3 CS3# DQML3 DQMH3 CLK CKE CS# DQML DQMH DQ0 DQ48
U3
DQ15
DQ63 WE4# RAS4# CAS4#
WE# RAS# CAS# A0-12 DQ0 BA0-1 CLK4 CKE4 CS4# DQML4 DQMH4 CLK CKE CS# DQML DQMH
DQ64
U4
DQ15
DQ79
White Electronic Designs Corp. reserves the right to change products or specifications without notice. February 2005 Rev. 3 3 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs
The 1Gb SDRAM is designed to operate in 3.3V, low-power memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL compatible. SDRAMs offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks in order to hide precharge time and the capability to randomly change column addresses on each clock cycle during a burst access.
WEDPN16M72V-XB2X
performed. After the AUTO REFRESH cycles are complete, the SDRAM is ready for Mode Register programming. Because the Mode Register will power up in an unknown state, it should be loaded prior to applying any operational command.
REGISTER DEFINITION MODE REGISTER
The Mode Register is used to define the specific mode of operation of the SDRAM. This definition includes the selec-tion of a burst length, a burst type, a CAS latency, an operating mode and a write burst mode, as shown in Figure 3. The Mode Register is programmed via the LOAD MODE REGISTER command and will retain the stored information until it is programmed again or the device loses power. Mode register bits M0-M2 specify the burst length, M3 specifies the type of burst (sequential or interleaved), M4-M6 specify the CAS latency, M7 and M8 specify the operating mode, M9 specifies the WRITE burst mode, and M10 and M11 are reserved for future use. Address A12 (M12) is undefined but should be driven LOW during loading of the mode register. The Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation.
FUNCTIONAL DESCRIPTION
Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0 and BA1 select the bank, A0-12 select the row). The address bits (A0-8) registered coincident with the READ or WRITE command are used to select the starting column location for the burst access. Prior to normal operation, the SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions and device operation.
INITIALIZATION
SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Once power is applied to VCC and VCCQ (simultaneously) and the clock is stable (stable clock is defined as a signal cycling within timing constraints specified for the clock pin), the SDRAM requires a 100µs delay prior to issuing any command other than a COMMAND INHIBIT or a NOP. Starting at some point during this 100µs period and continuing at least through the end of this period, COMMAND INHIBIT or NOP commands should be applied. Once the 100µs delay has been satisfied with at least one COMMAND INHIBIT or NOP command having been applied, a PRECHARGE command should be applied. All banks must be precharged, thereby placing the device in the all banks idle state. Once in the idle state, two AUTO REFRESH cycles must be
February 2005 Rev. 3
BURST LENGTH
Read and write accesses to the SDRAM are burst oriented, with the burst length being programmable, as shown in Figure 3. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 1, 2, 4 or 8 locations are available for both the sequential and the interleaved burst types, and a full-page burst is available for the sequential type. The full-page burst is used in conjunction with the BURST TERMINATE command to generate arbitrary burst lengths. Reserved states should not be used, as unknown operation or incompatibility with future versions may result. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A1-8 when the burst length is set to two; by A2-8 when
4 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
White Electronic Designs
FIGURE 3 – MODE REGISTER DEFINITION
Burst Length 2
Mode Register (Mx) Unused Reserved* WB Op Mode CAS Latency BT Burst Length
WEDPN16M72V-XB2X
TABLE 1 – BURST DEFINITION
Starting Column Address A0 0 1 A0 0 1 0 1 A0 0 1 0 1 0 1 0 1 Order of Accesses Within a Burst Type = Sequential 0-1 1-0 0-1-2-3 1-2-3-0 2-3-0-1 3-0-1-2 0-1-2-3-4-5-6-7 1-2-3-4-5-6-7-0 2-3-4-5-6-7-0-1 3-4-5-6-7-0-1-2 4-5-6-7-0-1-2-3 5-6-7-0-1-2-3-4 6-7-0-1-2-3-4-5 7-0-1-2-3-4-5-6 Cn, Cn + 1, Cn + 2 Cn + 3, Cn + 4... …Cn - 1, Cn… Type = Interleaved 0-1 1-0 0-1-2-3 1-0-3-2 2-3-0-1 3-2-1-0 0-1-2-3-4-5-6-7 1-0-3-2-5-4-7-6 2-3-0-1-6-7-4-5 3-2-1-0-7-6-5-4 4-5-6-7-0-1-2-3 5-4-7-6-1-0-3-2 6-7-4-5-2-3-0-1 7-6-5-4-3-2-1-0 Not Supported
A12
A11 A10 A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
Address Bus
*Should program M12, M11, M10 = 0, 0 to ensure compatibility with future devices.
M2 M1M0 0 0 0 0 1 1 1 1 00 01 10 11 00 01 10 11 1 2 4 8
Burst Length M3 = 0 M3 = 1 1 2 4 8 Reserved Reserved Reserved Reserved
4
Reserved Reserved Reserved Full Page
8
M3 0 1 Burst Type Sequential Interleaved
M6 M5 M4 0 0 0 0 1 1 1 1 00 01 10 11 00 01 10 11
CAS Latency Reserved Reserved 2 3 Reserved Reserved Reserved Reserved
Full Page (y)
A1 0 0 1 1 A2 A1 0 0 0 0 0 1 0 1 1 0 1 0 1 1 1 1 n = A0-9/8/7
(location 0-y)
M8 0 -
M7 0 -
M6-M0 Defined -
Operating Mode Standard Operation All other states reserved
M9 0 1
Write Burst Mode Programmed Burst Length Single Location Access
NOTES: 1. For full-page accesses: y = 512. 2. For a burst length of two, A1-8 select the block-of-two burst; A0 selects the starting column within the block. 3. For a burst length of four, A2-8 select the block-of-four burst; A0-1 select the starting column within the block. 4. For a burst length of eight, A3-8 select the block-of-eight burst; A0-2 select the starting column within the block. 5. For a full-page burst, the full row is selected and A0-8 select the starting column. 6. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block. 7. For a burst length of one, A0-8 select the unique column to be accessed, and Mode Register bit M3 is ignored.
the burst length is set to four; and by A3-8 when the burst length is set to eight. The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. Full-page bursts wrap within the page if the boundary is reached.
White Electronic Designs Corp. reserves the right to change products or specifications without notice. February 2005 Rev. 3 5 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs
FIGURE 4 – CAS LATENCY
T0 CLK T1 T2 T3
WEDPN16M72V-XB2X
COMMAND
READ
NOP tLZ
NOP t OH DOUT t AC DON’T CARE UNDEFINED
I/O
CAS Latency = 2
T0 CLK
T1
T2
T3
T4
COMMAND
READ
NOP
NOP tLZ
NOP t OH DOUT t AC
I/O
CAS Latency = 3
BURST TYPE
Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3. The ordering of accesses within a burst is determined by the burst length, the burst type and the starting column address, as shown in Table 1.
or incompatibility with future versions may result.
OPERATING MODE
The normal operating mode is selected by setting M7and M8 to zero; the other combinations of values for M7 and M8 are reserved for future use and/or test modes. The programmed burst length applies to both READ and WRITE bursts. Test modes and reserved states should not be used because unknown operation or incompatibility with future versions may result.
CAS LATENCY
The CAS latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first piece of output data. The latency can be set to two or three clocks. If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n+m. The I/Os will start driving as a result of the clock edge one cycle earlier (n + m - 1), and provided that the relevant access times are met, the data will be valid by clock edge n + m. For example, assuming that the clock cycle time is such that all relevant access times are met, if a READ command is registered at T0 and the latency is programmed to two clocks, the I/Os will start driving after T1 and the data will be valid by T2. Table 2 below indicates the operating frequencies at which each CAS latency setting can be used. Reserved states should not be used as unknown operation
February 2005 Rev. 3 6
TABLE 2 - CAS LATENCY
ALLOWABLE OPERATING FREQUENCY (MHz) SPEED
-100 -125 -133
CAS LATENCY = 2 ≤75 ≤100 ≤100
CAS LATENCY = 3 ≤100 ≤125 ≤133
WRITE BURST MODE
When M9 = 0, the burst length programmed via M0-M2 applies to both READ and WRITE bursts; when M9 = 1, the programmed burst length applies to READ bursts, but write accesses are single-location (nonburst) accesses.
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
White Electronic Designs
WEDPN16M72V-XB2X
TRUTH TABLE — COMMANDS AND DQM OPERATION (NOTE 1)
NAME (FUNCTION) COMMAND INHIBIT (NOP) NO OPERATION (NOP) ACTIVE (Select bank and activate row) ( 3) READ (Select bank and column, and start READ burst) (4) WRITE (Select bank and column, and start WRITE burst) (4) BURST TERMINATE PRECHARGE (Deactivate row in bank or banks) ( 5) AUTO REFRESH or SELF REFRESH (Enter self refresh mode) (6, 7) LOAD MODE REGISTER (2) Write Enable/Output Enable (8) Write Inhibit/Output High-Z (8)
NOTES: 1. CKE is HIGH for all commands shown except SELF REFRESH. 2. A0-11 define the op-code written to the Mode Register. 3. A0-12 provide row address, and BA0, BA1 determine which bank is made active. 4. A0-8 provide column address; A10 HIGH enables the auto precharge feature (nonpersistent), while A10 LOW disables the auto precharge feature; BA0, BA1 determine which bank is being read from or written to. 5. A10 LOW: BA0, BA1 determine the bank being precharged. A10 HIGH: All banks precharged and BA0, BA1 are “Don’t Care.”
CS# H L L L L L L L L – –
6. 7. 8.
RAS# X H L H H H L L L – –
CAS# X H H L L H H L L – –
WE# X H H H L L L H L – –
DQM X X X L/H 8 L/H 8 X X X X L H
ADDR X X Bank/Row Bank/Col Bank/Col X Code X Op-Code – –
I/Os X X X X Valid Active X X X Active High-Z
This command is AUTO REFRESH if CKE is HIGH; SELF REFRESH if CKE is LOW. Internal refresh counter controls row addressing; all inputs and I/Os are “Don’t Care” except for CKE. Activates or deactivates the I/Os during WRITEs (zero-clock delay) and READs (two-clock delay).
COMMANDS
The Truth Table provides a quick reference of available commands. This is followed by a written description of each command. Three additional Truth Tables appear following the Operation section; these tables provide current state/ next state information.
ACTIVE
The ACTIVE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-11 selects the row. This row remains active (or open) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank.
COMMAND INHIBIT
The COMMAND INHIBIT function prevents new commands from being executed by the SDRAM, regardless of whether the CLK signal is enabled. The SDRAM is effectively deselected. Operations already in progress are not affected.
READ
The READ command is used to initiate a burst read access to an active row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-8 selects the starting column location. The value on input A10 determines whether or not AUTO PRECHARGE is used. If AUTO PRECHARGE is selected, the row being accessed will be precharged at the end of the READ burst; if AUTO PRECHARGE is not selected, the row will remain open for subsequent accesses. Read data appears on the I/Os subject to the logic level on the DQM inputs two clocks earlier. If a given DQM signal was registered HIGH, the corresponding I/Os will be High-Z two clocks later; if the DQM signal was registered LOW, the I/Os will provide valid data.
NO OPERATION (NOP)
The NO OPERATION (NOP) command is used to perform a NOP to an SDRAM which is selected (CS# is LOW). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected.
LOAD MODE REGISTER
The Mode Register is loaded via inputs A0-11. See Mode Register heading in the Register Definition section. The LOAD MODE REGISTER command can only be issued when all banks are idle, and a subsequent executable command cannot be issued until tMRD is met.
February 2005 Rev. 3 7
White Electronic Designs Corp. reserves the right to change products or specifications without notice. White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs
WRITE
The WRITE command is used to initiate a burst write access to an active row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-8 selects the starting column location. The value on input A10 determines whether or not AUTO PRECHARGE is used. If AUTO PRECHARGE is selected, the row being accessed will be precharged at the end of the WRITE burst; if AUTO PRECHARGE is not selected, the row will remain open for subsequent accesses. Input data appearing on the I/Os is written to the memory array subject to the DQM input logic level appearing coincident with the data. If a given DQM signal is registered LOW, the corresponding data will be written to memory; if the DQM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that byte/column location.
WEDPN16M72V-XB2X
BURST TERMINATE
The BURST TERMINATE command is used to truncate either fixed-length or full-page bursts. The most recently registered READ or WRITE command prior to the BURST TERMINATE command will be truncated.
AUTO REFRESH
AUTO REFRESH is used during normal operation of the SDRAM and is analagous to CAS#-BEFORE-RAS# (CBR) REFRESH in conventional DRAMs. This command is nonpersistent, so it must be issued each time a refresh is required. The addressing is generated by the internal refresh controller. This makes the address bits “Don’t Care” during an AUTO REFRESH command. Each 256Mb SDRAM requires 8,192 AUTO REFRESH cycles every refresh period (tREF). Providing a distributed AUTO REFRESH command will meet the refresh requirement and ensure that each row is refreshed. Alternatively, 8,192 AUTO REFRESH commands can be issued in a burst at the minimum cycle rate (tRC), once every refresh period (tREF).
PRECHARGE
The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access a specified time (tRP) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0, BA1 select the bank. Otherwise BA0, BA1 are treated as “Don’t Care.” Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank.
SELF REFRESH*
The SELF REFRESH command can be used to retain data in the SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the SDRAM retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH command except CKE is disabled (LOW). Once the SELF REFRESH command is registered, all the inputs to the SDRAM become “Don’t Care,” with the exception of CKE, which must remain LOW. Once self refresh mode is engaged, the SDRAM provides its own internal clocking, causing it to perform its own AUTO REFRESH cycles. The SDRAM must remain in self refresh mode for a minimum period equal to tRAS and may remain in self refresh mode for an indefinite period beyond that. The procedure for exiting self refresh requires a sequence of commands. First, CLK must be stable (stable clock is defined as a signal cycling within timing constraints specified for the clock pin) prior to CKE going back HIGH. Once CKE is HIGH, the SDRAM must have NOP commands issued (a minimum of two clocks) for tXSR, because time is required for the completion of any internal refresh in progress.
AUTO PRECHARGE
AUTO PRECHARGE is a feature which performs the same individual-bank PRECHARGE function described above, without requiring an explicit command. This is accomplished by using A10 to enable AUTO PRECHARGE in conjunction with a specific READ or WRITE command. A precharge of the bank/row that is addressed with the READ or WRITE command is automatically performed upon completion of the READ or WRITE burst, except in the full-page burst mode, where AUTO PRECHARGE does not apply. AUTO PRECHARGE is nonpersistent in that it is either enabled or disabled for each individual READ or WRITE command. AUTO PRECHARGE ensures that the precharge is initiated at the earliest valid stage within a burst. The user must not issue another command to the same bank until the precharge time (tRP) is completed. This is determined as if an explicit PRECHARGE command was issued at the earliest possible time.
February 2005 Rev. 3 8
White Electronic Designs Corp. reserves the right to change products or specifications without notice. White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs
Upon exiting the self refresh mode, AUTO REFRESH commands must be issued as both SELF REFRESH and
WEDPN16M72V-XB2X
AUTO REFRESH utilize the row refresh counter.
* Self refresh available in commercial and industrial temperatures only.
ABSOLUTE MAXIMUM RATINGS
Parameter Voltage on VCC, VCCQSupply relative to VSS Voltage on NC or I/O pins relative to VSS Operating Temperature TA (Mil) Operating Temperature TA (Ind) Storage Temperature, Plastic -1 to 4.6 -1 to 4.6 -55 to +125 -40 to +85 -55 to +125 Unit V V °C °C °C
CAPACITANCE (NOTE 2)
Parameter Input Capacitance: CLK Addresses, BA0-1 Input Capacitance Input Capacitance: All other input-only pins Input/Output Capacitance: I/Os Symbol CI1 CA CI2 CIO Max 7 22 6 8 Unit pF pF pF pF
NOTE: Stress greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
BGA THERMAL RESISTANCE
Description Junction to Ambient (No Airflow) Junction to Ball Junction to Case (Top) Symbol θJA θJB θJC Max 15.6 10.6 6.9 Unit °C/W °C/W °C/W Notes 1 1 1
NOTE 1: Refer to BGA Thermal Resistance Correlation application note at www. whiteedc.com in the application notes section for modeling conditions.
DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS (NOTES 1, 6)
VCC = +3.3V ±0.3V; -55°C ≤ TA ≤ +125°C Parameter/Condition Supply Voltage Input High Voltage: Logic 1; All inputs (21) Input Low Voltage: Logic 0; All inputs (21) Input Leakage Current: Any input 0V VIN VCC (All other pins not under test = 0V) Input Leakage Address Current: Any input 0V VIN VCC (All other pins not under test = 0V) Output Leakage Current: I/Os are disabled; 0V VOUT VCC Output Levels: Output High Voltage (IOUT = -4mA) Output Low Voltage (IOUT = 4mA) Symbol VCC VIH VIL II II IOZ VOH VOL Min 3 2 -0.3 -5 -25 -5 2.4 – Max 3.6 VCC + 0.3 0.8 5 25 5 – 0.4 Units V V V µA µA µA V V
IDD SPECIFICATIONS AND CONDITIONS (NOTES 1,6,11,13)
VCC = +3.3V ±0.3V; -55°C ≤ TA ≤ +125°C Parameter/Condition Operating Current: Active Mode; Burst = 2; Read or Write; tRC = tRC (min); CAS latency = 3 (3, 18, 19) Standby Current: Active Mode; CKE = HIGH; CS = HIGH; All banks active after tRCD met; No accesses in progress (3, 12, 19) Operating Current: Burst Mode; Continuous burst; Read or Write; All banks active; CAS latency = 3 (3, 18, 19) Self Refresh Current: CKE 0.2V (Commercial and Industrial Temperatures)(27)
White Electronic Designs Corp. reserves the right to change products or specifications without notice. February 2005 Rev. 3 9 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
Symbol ICC1 ICC3 ICC4 ICC7
Max 625 200 675 12.5
Units mA mA mA mA
White Electronic Designs
WEDPN16M72V-XB2X
ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CHARACTERISTICS (NOTES 5, 6, 8, 9, 11)
-100 Parameter Access time from CLK (pos. edge) Address hold time Address setup time CLK high-level width CLK low-level width Clock cycle time (22) CKE hold time CKE setup time CS#, RAS#, CAS#, WE#, DQM hold time CS#, RAS#, CAS#, WE#, DQM setup time Data-in hold time Data-in setup time Data-out high-impedance time Data-out low-impedance time Data-out hold time (load) Data-out hold time (no load) (26) ACTIVE to PRECHARGE command ACTIVE to ACTIVE command period ACTIVE to READ or WRITE delay Refresh period (8,192 rows) – Commercial, Industrial Refresh period (8,192 rows) – Military AUTO REFRESH period PRECHARGE command period ACTIVE bank A to ACTIVE bank B command Transition time (7) (23) WRITE recovery time (24) Exit SELF REFRESH to ACTIVE command tXSR tWR CL = 3 (10) CL = 2 (10) CL = 3 CL = 2 CL = 3 CL = 2 Symbol tAC tAC tAH tAS tCH tCL tCK tCK tCKH tCKS tCMH tCMS tDH tDS tHZ tHZ tLZ tOH tOHN tRAS tRC tRCD tREF tREF tRFC tRP tRRD tT 70 20 20 0.3 1 CLK + 7ns 15 80 1.2 1 3 1.8 50 70 20 64 16 70 20 20 0.3 1 CLK + 7ns 15 80 1.2 120,000 1 2 3 3 10 13 1 2 1 2 1 2 7 7 1 3 1.8 50 68 20 64 16 70 20 20 0.3 1 CLK + 7.5ns 15 75 1.2 120,000 Min Max 7 7 1 2 3 3 8 10 1 2 1 2 1 2 6 6 1 3 1.8 50 68 20 64 16 120,000 Min -125 Max 6 6 0.8 1.5 2.5 2.5 7.5 10 0.8 1.5 0.8 1.5 0.8 1.5 5.5 6 Min -133 Max 5.5 6 Unit ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ms ms ns ns ns ns — ns ns
White Electronic Designs Corp. reserves the right to change products or specifications without notice. February 2005 Rev. 3 10 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs
WEDPN16M72V-XB2X
AC FUNCTIONAL CHARACTERISTICS (NOTES 5,6,7,8,9,11)
Parameter/Condition READ/WRITE command to READ/WRITE command (17) CKE to clock disable or power-down entry mode (14) CKE to clock enable or power-down exit setup mode (14) DQM to input data delay (17) DQM to data mask during WRITEs DQM to data high-impedance during READs WRITE command to input data delay (17) Data-in to ACTIVE command (15) Data-in to PRECHARGE command (16) Last data-in to burst STOP command (17) Last data-in to new READ/WRITE command (17) Last data-in to PRECHARGE command (16) LOAD MODE REGISTER command to ACTIVE or REFRESH command (25) Data-out to high-impedance from PRECHARGE command (17) CL = 3 CL = 2 Symbol tCCD tCKED tPED tDQD tDQM tDQZ tDWD tDAL tDPL tBDL tCDL tRDL tMRD tROH tROH -100 1 1 1 0 0 2 0 4 2 1 1 2 2 3 2 -125 1 1 1 0 0 2 0 5 2 1 1 2 2 3 — -133 1 1 1 0 0 2 0 5 2 1 1 2 2 3 — Units tCK tCK tCK tCK tCK tCK tCK tCK tCK tCK tCK tCK tCK tCK tCK
NOTES:
1. 2. 3. 4. 5. 6. All voltages referenced to VSS. This parameter is not tested but guaranteed by design. f = 1 MHz, TA = 25°C. IDD is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open. Enables on-chip refresh and address counters. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured. An initial pause of 100µs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensured. (VCC must be powered up simultaneously.) The two AUTO REFRESH command wake-ups should be repeated any time the tREF refresh requirement is exceeded. AC characteristics assume tT = 1ns. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner. Outputs measured at 1.5V with equivalent load: 14. Timing actually specified by tCKS; clock(s) specified as a reference only at minimum cycle rate. 15. Timing actually specified by tWR plus tRP; clock(s) specified as a reference only at minimum cycle rate. 16. Timing actually specified by tWR. 17. Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter. 18. The ICC current will decrease as the CAS latency is reduced. This is due to the fact that the maximum cycle rate is slower as the CAS latency is reduced. 19. Address transitions average one transition every two clocks. 20. CLK must be toggled a minimum of two times during this period. 21. VIH overshoot: VIH (MAX) = VCC + 2V for a pulse width 3ns, and the pulse width cannot be greater than one third of the cycle rate. VIL undershoot: VIL (MIN) = -2V for a pulse width 3ns. 22. The clock frequency must remain constant (stable clock is defined as a signal cycling within timing constraints specified for the clock pin) during access or precharge states (READ, WRITE, including tWR, and PRECHARGE commands). CKE may be used to reduce the data rate. 23. Auto precharge mode only. The precharge timing budget (tRP) begins 7.5ns/7ns after the first clock delay, after the last WRITE is executed. 24. Precharge mode only. 25. JEDEC and PC100 specify three clocks. 26. Parameter guaranteed by design. 27. Self refresh available in commercial and industrial temperatures only.
7. 8. 9.
50Ω Q 1.5V
10. tHZ defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL. The last valid data element will meet tOH before going High-Z. 11. AC timing and IDD tests have VIL = 0V and VIH = 3V, with timing referenced to 1.5V crossover point. 12. Other input signals are allowed to transition no more than once every two clocks and are otherwise at valid VIH or VIL levels. 13. ICC specifications are tested after the device is properly initialized.
White Electronic Designs Corp. reserves the right to change products or specifications without notice. February 2005 Rev. 3 11 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs
WEDPN16M72V-XB2X
PACKAGE DIMENSION: 219 PLASTIC BALL GRID ARRAY (PBGA)
Bottom View
25.1 (0.988) MAX
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 T R P N M L K J H G F E D C B A
19.05 (0.750) NOM
21.1 (0.831) MAX
1.27 (0.050) NOM
219 x Ø0.762 (0.030) NOM 19.05 (0.750) NOM 2.03 (0.080) MAX
0.61 (0.024) NOM
ALL LINEAR DIMENSIONS ARE MILLIMETERS AND PARENTHETICALLY IN INCHES
White Electronic Designs Corp. reserves the right to change products or specifications without notice. February 2005 Rev. 3 12 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs
ORDERING INFORMATION
WEDPN16M72V-XB2X
WED P N 16M 72 V - XXX B2 X
WHITE ELECTRONIC DESIGNS CORP. PLASTIC SDRAM CONFIGURATION, 16M x 72 3.3V Power Supply FREQUENCY (MHz) 100 125 133 = 100MHz = 125MHz = 133MHz
PACKAGE: B2 = 219 Plastic Ball Grid Array (PBGA), 21mm x 25mm
DEVICE GRADE: M I C = Military = Industrial = Commercial -55°C to +125°C -40°C to 0°C to +85°C +70°C
White Electronic Designs Corp. reserves the right to change products or specifications without notice. February 2005 Rev. 3 13 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs
Document Title
16M x 72 SDRAM Multi-Chip Package, 21mm x 25mm
WEDPN16M72V-XB2X
Revision History Rev #
Rev 0 Rev 1
History
Initial Release Changes (Pg. 1, 14) 1.1 Change status to Final
Release Date
April 2004 June 2004
Status
Preliminary Final
Rev 2
Changes (Pg. 1, 14) 2.1 Change typical weight to 2.5g 2.2 Change packae size to 525mm2 in table
November 2004
Final
Rev 3
Changes (Pg. 1, 6, 9, 10, 11, 13, 14) 3.1 Update Capacitance table values 3.2 Add Thermal Resistance table values 3.3 Change Max Storage Temperature to 125°C 3.4 Change ICC7 to 12.5 mA for commerical and industrial temperatures only 3.5 Add 133MHz option 3.6 Update ICC1, ICC3 and ICC4
February 2005
Final
White Electronic Designs Corp. reserves the right to change products or specifications without notice. February 2005 Rev. 3 14 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com