0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
W78L801

W78L801

  • 厂商:

    WINBOND(华邦)

  • 封装:

  • 描述:

    W78L801 - 8-BIT MICROCONTROLLER - Winbond

  • 数据手册
  • 价格&库存
W78L801 数据手册
W78L801 8-BIT MICROCONTROLLER GENERAL DESCRIPTION The W78L801 is an 8-bit microcontroller which can accommodate a wide range of supply voltages with low power consumption. The instruction set for the W78L801 is fully compatible with the standard 8051. The W78L801 contains an 4K bytes Mask ROM; a 256 bytes RAM; four 8-bit bi-directional and bit-addressable I/O ports; an additional 6-bit I/O port P4; two 16-bit timer/counters; a hardware watchdog timer. These peripherals are supported by a twelve sources two-level interrupt capability. The W78L801 does not contain serial port. The W78L801 microcontroller has two power reduction modes, idle mode and power-down mode, both of which are software selectable. The idle mode turns off the processor clock but allows for continued peripheral operation. The power-down mode stops the crystal oscillator for minimum power consumption. The external clock can be stopped at any time and in any state without affecting the processor. FEATURES • Fully static design 8-bit CMOS microcontroller • Wide supply voltage of 1.8V to 5.5V • DC-24 MHz operation • 256 bytes of on-chip scratchpad RAM • 4 KB Mask-ROM • 64 KB program memory address space • 64 KB data memory address space • Four 8-bit bi-directional ports • Two 16-bit timer/counters • Watchdog Timer • Direct LED drive outputs • Twelve sources, two-level interrupt capability • Wake-up via external interrupts at Port 1 • EMI reduction mode • Built-in power management • Code protection mechanism • Packages: − DIP 40: W78L801-24 − PLCC 44: W78L801P-24 − PQFP 44: W78L801F-24 -1- Publication Release Date: February 1999 Revision A3 W78L801 PIN CONFIGURATIONS 40-Pin DIP (W78L801) INT2, P1.0 INT3, P1.1 INT4,P1.2 INT5,P1.3 INT6,P1.4 INT7,P1.5 INT8,P1.6 INT9,P1.7 RST P3.0 P3.1 INT0, P3.2 INT1, P3.3 T0, P3.4 T1, P3.5 WR, P3.6 RD, P3.7 XTAL2 XTAL1 VSS 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 VDD P0.0, AD0 P0.1, AD1 P0.2, AD2 P0.3, AD3 P0.4, AD4 P0.5, AD5 P0.6, AD6 P0.7, AD7 EA ALE,P4.5 PSEN,P4.6 P2.7, A15 P2.6, A14 P2.5, A13 P2.4, A12 P2.3, A11 P2.2, A10 P2.1, A9 P2.0, A8 44-Pin PLCC (W78L801P) 44-Pin QFP (W78L801F) I N T 6 , P 1 . 4 I N T 5 , P 1 . 3 I N T 4 , P 1 . 2 I N T 3 , P 1 . 1 I N T 2 , P 1 . 0 A D 0 , P P 4V0 .D. 2D0 A D 1 , P 0 . 1 A D 2 , P 0 . 2 A D 3 , P 0 . 3 I N T 6 , P 1 . 4 I N T 5 , P 1 . 3 I N T 4 , P 1 . 2 I N T 3 , P 1 . 1 I N T 2 , P 1 . 0 A D 0 , P P 4V0 .D. 2D0 A D 1 , P 0 . 1 A D 2 , P 0 . 2 A D 3 , P 0 . 3 INT7,P1.5 INT8,P1.6 INT9,P1.7 RS T P3.0 P4.3 P3.1 INT0, P3.2 INT1, P3.3 T0, P3.4 T1, P3.5 6 5 4 3 2 1 44 43 42 41 40 7 39 8 38 9 37 10 36 11 35 12 34 13 33 14 32 15 31 16 30 17 29 18 19 20 21 22 23 24 25 26 27 28 P 3 . 6 , / W R P 3 . 7 , / R D X T A L 2 XVPP TS42 AS. . L 00 1 , A 8 P 2 . 1 , A 9 P 2 . 2 , A 1 0 P 2 . 3 , A 1 1 P 2 . 4 , A 1 2 P0.4, AD4 P0.5, AD5 P0.6, AD6 P0.7, AD7 EA P4.1 ALE,P4.5 PSEN, P4.6 P2.7, A15 P2.6, A14 P2.5, A13 INT7, P1.5 INT8, P1.6 INT9, P1.7 RST P3.0 P4.3 P3.1 INT0, P3.2 INT1, P3.3 T0, P3.4 T1, P3.5 1 2 44 43 42 41 40 39 38 37 36 35 34 33 32 31 3 30 4 29 5 28 6 27 7 8 26 9 25 10 24 11 23 12 13 14 15 16 17 18 19 20 21 22 P 3 . 6 , / W R P 3 . 7 , / R D X T A L 2 XVPP TS42 AS. . L 00 1 , A 8 P 2 . 1 , A 9 P 2 . 2 , A 1 0 P 2 . 3 , A 1 1 P 2 . 4 , A 1 2 P0.4, AD4 P0.5, AD5 P0.6, AD6 P0.7, AD7 EA P4.1 ALE, P4.5 PSEN, P4.6 P2.7, A15 P2.6, A14 P2.5, A13 -2- W78L801 PIN DESCRIPTION SYMBOL EA DESCRIPTIONS EXTERNAL ACCESS ENABLE: This pin forces the processor to execute out of external ROM. It should be kept high to access internal ROM. The ROM address and data will not be presented on the bus if EA pin is high and the program counter is within on-chip ROM area. Otherwise they will be presented on the bus. PROGRAM STORE ENABLE: PSEN enables the external ROM data onto the Port 0 address/ data bus during fetch and MOVC operations. When internal ROM access is performed, no PSEN strobe signal outputs from this pin. This pin also serves the alternative function P4.6. ADDRESS LATCH ENABLE: ALE is used to enable the address latch that separates the address from the data on Port 0. This pin also serves the alternative function P4.5 RESET: A high on this pin for two machine cycles while the oscillator is running resets the device. CRYSTAL1: This is the crystal oscillator input. This pin may be driven by an external clock. CRYSTAL2: This is the crystal oscillator output. It is the inversion of XTAL1. GROUND: Ground potential POWER SUPPLY: Supply voltage for operation. PSEN ALE RST XTAL1 XTAL2 VSS VDD P0.0−P0.7 PORT 0: Port 0 is a bi-directional I/O port which also provides a multiplexed low order address/data bus during accesses to external memory. The pins of Port 0 can be individually configured to open-drain or standard port with internal pull-ups. P1.0−P1.7 PORT 1: Port 1 is a bi-directional I/O port with internal pull-ups. The bits have alternate functions which are described below: INT2−INT9(P1.0−P1.7): External interrupt 2 to 9 P2.0−P2.7 PORT 2: Port 2 is a bi-directional I/O port with internal pull-ups. This port also provides the upper address bits for accesses to external memory. P3.0−P3.7 PORT 3: Port 3 is a bi-directional I/O port with internal pull-ups. The pins P3.4 to P3.7 can be configured with high sink current which can drive LED displays directly. All bits have alternate functions, which are described below: INT0 (P3.2) : External Interrupt 0 INT1 (P3.3) : External Interrupt 1 T0(P3.4) : Timer 0 External Input T1(P3.5) : Timer 1 External Input WR (P3.6) : External Data Memory Write Strobe RD (P3.7) : External Data Memory Read Strobe P4.0−P4.6 PORT 4: A 6-bit bi-directional I/O port which is bit-addressable. Pins P4.0 to P4.3 are available on 44-pin PLCC/QFP package. Pins P4.5 and P4.6 are the alternative function corresponding to ALE and PSEN . -3- Publication Release Date: February 1999 Revision A3 W78L801 BLOCK DIAGRAM P1.0 Port 1 Port 1 Latch INT2~9 Interrupt T1 T2 ACC P1.7 B Port 0 Latch Port 0 P0.0 P0.7 DPTR Timer 0 Timer 1 PSW ALU Stack Pointer Temp Reg. PC Incrementor Addr. Reg. P3.0 Port 3 Port 3 Latch Instruction Decoder & Sequencer SFR RAM Address P3.7 256 bytes RAM & SFR Port 2 P2.0 Port 2 Latch Bus & Clock Controller P2.7 Watchdog Timer P4.0 Port 4 Port 4 Latch P4.6 Oscillator Reset Block Power control XTAL1 XTAL2 ALE PSEN RST VCC Vss FUNCTIONAL DESCRIPTION The W78L801 architecture consists of a core controller surrounded by various registers, five general purpose I/O ports, 256 bytes of RAM, two timer/counters. The processor supports 111 different opcodes and references both a 64K program address space and a 64K data storage space. Timers 0, 1 Timers 0, 1 each consist of two 8-bit data registers. These are called TL0 and TH0 for Timer 0, TL1 and TH1 for Timer 1. The TCON and TMOD registers provide control functions for timers 0 and 1. The operations of Timer 0 and Timer 1 are the same as in the W78C51. I/O Port Options The Port 0 and Port 3 of W78L801 may be configured with different types by setting the bits of the Port Options Register POR that is located at 86H. The pins of Port 0 can be configured with either the open drain or standard port with internal pull-up. By the default, Port 0 is an open drain bi-directional -4- W78L801 I/O port. When the PUP bit in the POR register is set, the pins of Port 0 will perform a quasi-bidirectional I/O port with internal pull-up that is structurally the same as Port 2. The high nibble of Port 3 (P3.4 to P3.7) can be selected to serve the direct LED displays drive outputs by setting the HDx bit in the PO register. When the HDx bit is set, the corresponding pin P3.x can sink about 20mA current for driving LED display directly. After reset, the POR register is cleared and the pins of Ports 0 and 3 are the same as those of the standard 80C31. The POR register is shown below. Port Options Register Bit: 7 EP6 6 EP5 5 4 HD7 3 HD6 2 HD5 1 HD4 0 PUP Mnemonic: POR Address: 86H PUP : Enable Port 0 weak pull-up. HD4-7: Enable pins P3.4 to P3.7 individually with High Drive outputs. EP5 : Enable P4.5. To set this bit shifts ALE pin to the alternate function P4.5. EP6 : Enable P4.6. To set this bit shifts PSEN pin to the alternate function P4.6 Port 4 The W78L801 has one additional bit-addressable I/O port P4 in which the port address is D8H. The Port 4 contains seven bits; P4.0 to P4.3 are only available on 44-pin PLCC/QFP package; P4.5 and P4.6 are the alternate function corresponding to pins ALE, PSEN . When program is running in the internal memory without any access to external memory, ALE and PSEN may be individually configured to the alternate functions P4.5 and P4.6 that serve as general purpose I/O pins. To enable I/O port P4.5 and P4.6, the bits EP5 and EP6 in the POR register must be set. During reset, the ALE and PSEN perform as in the standard 80C32. The alternate functions P4.5 and P4.6 must be enabled by software. Care must be taken with the ALE pins when configured as the alternate functions. The ALE will emit pulses until either the EP5 bit in POR register or AO bit in AUXR register is set to 1. i.e. User's applications should elude the ALE pulses before software configure it with I/O port P4.5. Port 4 Bit: 7 6 P4.6 5 P4.5 4 3 P4.3 2 P4.2 1 P4.1 0 P4.0 Mnemonic: P4 Address: D8H Interrupt System The W78L801 has twelve interrupt sources: INT0 and INT1 ; Timer 0,1; INT2 to INT9. Each interrupt vectors to a specific location in program memory for its interrupt service routine. Each of these sources can be individually enabled or disabled by setting or clearing the corresponding bit in Special Function Register IE0 and IE1. The individual interrupt priority level depends on the Interrupt Priority Register IP0 and IP1. Additional external interrupts INT2 to INT9 are level sensitive and may be used to awake the device from power down mode. The Port 1 interrupts can be initialized to either active HIGH or LOW via setting the Interrupt Polarity Register IX. The IRQ register contains the flags of Port Publication Release Date: February 1999 Revision A3 -5- W78L801 1 interrupts. Each flag in IRQ register will be set when an interrupt request is recognized but must be cleared by software. Note that the interrupt flags have to be cleared before the interrupt service routine is completed, or else another interrupt will be generated. Interrupt Enable Register 0 Bit: 7 EA 6 5 4 3 ET1 2 EX1 1 ET0 0 EX0 Mnemonic: IE EA : ET1: EX1: ET0: EX0: Global enable. Enable/disable all interrupts. Enable Timer 1 interrupt Enable external interrupt 1 Enable Timer 0 interrupt Enable external interrupt 0 Address: A8H Interrupt Enable Register 1 Bit: 7 EX9 6 EX8 5 EX7 4 EX6 3 EX5 2 EX4 1 EX3 0 EX2 Mnemonic: IE1 EX9: Enable external interrupt 9 EX8: Enable external interrupt 8 EX7: Enable external interrupt 7 EX6: Enable external interrupt 6 EX5: Enable external interrupt 5 EX4: Enable external interrupt 4 EX3: Enable external interrupt 3 EX2: Enable external interrupt 2 Note: 0 = interrupt disabled, 1 = interrupt enabled. Interrupt Priority Register 0 Bit: 7 IP.7: PS1: PT2: PS : PT1: PX1: PT0: PX0: 6 PS1 5 PT2 Address: E8H 4 PS 3 PT1 2 PX1 1 PT0 0 PX0 Mnemonic: IP0 Address: B8h Unused. This bit defines the Serial port 1 interrupt priority. PS = 1 sets it to higher priority level. This bit defines the Timer 2 interrupt priority. PT2 = 1 sets it to higher priority level. This bit defines the Serial port 0 interrupt priority. PS = 1 sets it to higher priority level. This bit defines the Timer 1 interrupt priority. PT1 = 1 sets it to higher priority level. This bit defines the External interrupt 1 priority. PX1 = 1 sets it to higher priority level. This bit defines the Timer 0 interrupt priority. PT0 = 1 sets it to higher priority level. This bit defines the External interrupt 0 priority. PX0 = 1 sets it to higher priority level. -6- W78L801 Interrupt Priority Register 1 Bit: 7 PX9 6 PX8 5 PX7 4 PX6 3 PX5 2 PX4 1 PX3 0 PX2 Mnemonic: IP1 PX9: PX8: PX7: PX6: PX5: PX4: PX3: PX2: Address: F8h This bit defines the External interrupt 9 priority. PX9 = 1 sets it to higher priority level. This bit defines the External interrupt 8 priority. PX8 = 1 sets it to higher priority level. This bit defines the External interrupt 7 priority. PX7 = 1 sets it to higher priority level. This bit defines the External interrupt 6 priority. PX6 = 1 sets it to higher priority level. This bit defines the External interrupt 5 priority. PX5 = 1 sets it to higher priority level. This bit defines the External interrupt 4 priority. PX4 = 1 sets it to higher priority level. This bit defines the External interrupt 3 priority. PX3 = 1 sets it to higher priority level. This bit defines the External interrupt 2 priority. PX2 = 1 sets it to higher priority level. Interrupt Polarity Register Bit: 7 IL9 6 IL8 5 IL7 4 IL6 3 IL5 2 IL4 1 IL3 0 IL2 Mnemonic: IX IL9: IL8: IL7: IL6: IL5: IL4: IL3: IL2: External interrupt 9 polarity level. External interrupt 8 polarity level. External interrupt 7 polarity level. External interrupt 6 polarity level. External interrupt 5 polarity level. External interrupt 4 polarity level. External interrupt 3 polarity level. External interrupt 2 polarity level. Address: E9H Note: 0 = active LOW, 1 = active HIGH. Interrupt Request Flag Register Bit: 7 IQ9 6 IQ8 5 IQ7 4 IQ6 3 IQ5 2 IQ4 1 IQ3 0 IQ2 Mnemonic: IRQ IQ9: IQ8: IQ7: IQ6: IQ5: IQ4: IQ3: IQ2: External interrupt 9 request flag. External interrupt 8 request flag. External interrupt 7 request flag. External interrupt 6 request flag. External interrupt 5 request flag. External interrupt 4 request flag. External interrupt 3 request flag. External interrupt 2 request flag. Address: C0H -7- Publication Release Date: February 1999 Revision A3 W78L801 Table.1 Priority level for simultaneous requests of the same priority interrupt sources SOURCE External Interrupt 0 External Interrupt 5 Timer 0 Overflow External Interrupt 6 External Interrupt 1 External Interrupt 2 External Interrupt 7 Timer 1 Overflow External Interrupt 3 External Interrupt 8 External Interrupt 4 External Interrupt 9 FLAG IE0 IQ5 TF0 IQ6 IE1 IQ2 IQ7 TF1 IQ3 IQ8 IQ4 IQ9 (lowest) PRIORITY LEVEL (highest) VECTOR ADDRESS 0003H 0053H 000BH 005BH 0013H 003BH 0063H 001BH 0043H 006BH 004BH 0073H Watchdog Timer The Watchdog timer is a free-running timer which can be programmed by the user to serve as a system monitor, a time-base generator or an event timer. It is basically a set of dividers that divide the system clock. The divider output is selectable and determines the time-out interval. When the time-out occurs, a system reset can be caused if it is enabled. The main use of the Watchdog timer is as a system monitor. This is important in real-time control applications. In case of power glitches or electro-magnetic interference, the processor may begin to execute errant code. If this is left unchecked the entire system may crash. The watchdog time-out selection will result in different timeout values depending on the clock speed. The Watchdog timer will be disabled on reset. In general, software should restart the Watchdog timer to put it into a known state. The control bits that support the Watchdog timer are discussed below. Watchdog Timer Control Register Bit: 7 ENW 6 CLRW 5 WIDL 4 3 2 PS2 1 PS1 0 PS0 Mnemonic: WDTC Address: 8FH ENW : Enable watch-dog if set. CLRW : Clear watch-dog timer and prescaler if set. This flag will be cleared automatically WIDL : If this bit is set, watch-dog is enabled under IDLE mode. If cleared, watch-dog is disabled under IDLE mode. Default is cleared. PS2, PS1, PS0 : Watch-dog prescaler timer select. Prescaler is selected when set PS2−0 as follows: PS2 PS1 PS0 0 0 0 1 0 0 PRESCALER SELECT 2 4 -8- W78L801 Continued PS2 PS1 PS0 0 0 1 1 1 1 0 1 0 0 1 1 1 1 0 1 0 1 PRESCALER SELECT 8 16 32 64 128 256 The time-out period is obtained using the following formula: 1 × 2 14 × PRESCALER × 1000 × 12 mS OSC Before Watchdog time-out occurs, the program must clear the 14-bit timer by writing 1 to WDTC.6 (CLRW). After 1 is written to this bit, the 14-bit timer , prescaler and this bit will be reset on the next instruction cycle. The Watchdog timer is cleared on reset. WIDL IDLE ENW EXTERNAL RESET PRESCALER 14-BIT TIMER CLEAR OSC 1/12 INTERNAL RESET Watchdog Timer Block Diagram CLRW Typical Watch-Dog time-out period when OSC = 20 MHz PS2 PS1 PS0 0 0 0 0 1 1 1 1 0 1 0 1 0 0 1 1 0 0 1 1 0 1 0 1 WATCHDOG TIME-OUT PERIOD 19.66 mS 39.32 mS 78.64 mS 157.28 mS 314.57 mS 629.14 mS 1.25 S 2.50 S -9- Publication Release Date: February 1999 Revision A3 W78L801 Clock The W78L801 is designed to be used with either a crystal oscillator or an external clock. Internally, the clock is divided by two before it is used. This makes the W78L801 relatively insensitive to duty cycle variations in the clock. The W78L801 incorporates a built-in crystal oscillator. To make the oscillator work, a crystal must be connected across pins XTAL1 and XTAL2. In addition, a load capacitor must be connected from each pin to ground. An external clock source should be connected to pin XTAL1. Pin XTAL2 should be left unconnected. The XTAL1 input is a CMOS-type input, as required by the crystal oscillator. Power Management Idle Mode The idle mode is entered by setting the IDL bit in the PCON register. In the idle mode, the internal clock to the processor is stopped. The peripherals and the interrupt logic continue to be clocked. The processor will exit idle mode when either an interrupt or a reset occurs. Power-down Mode When the PD bit in the PCON register is set, the processor enters the power-down mode. In this mode all of the clocks are stopped, including the oscillator. To exit from power-down mode is by a hardware reset or external interrupts INT2 to INT9 when enabled. AUXR - Auxiliary Register Bit: 7 AO: Turn off ALE signal. 6 5 4 3 2 1 0 AO Mnemonic: AUXR Address: 8Eh Reduce EMI Emission Because of the on-chip ROM, when a program is running in internal ROM space, the ALE will be unused. The transition of ALE will cause noise, so it can be turned off to reduce the EMI emission if it is not needed. Turning off the ALE signal transition only requires setting the bit 0 of the AUXR SFR, which is located at 08Eh. When ALE is turned off, it will be reactivated when the program accesses external ROM/RAM data or jumps to execute an external ROM code. The ALE signal will turn off again after it has been completely accessed or the program returns to internal ROM code space. Reset The external RESET signal is sampled at S5P2. To take effect, it must be held high for at least two machine cycles while the oscillator is running. An internal trigger circuit in the reset line is used to deglitch the reset line when the W78L801 is used with an external RC network. The reset logic also has a special glitch removal circuit that ignores glitches on the reset line. During reset, the ports are initialized to FFH, the stack pointer to 07H, PCON (with the exception of bit 4) to 00H, and all of the other SFR registers except SBUF to 00H. SBUF is not reset. - 10 - W78L801 ABSOLUTE MAXIMUM RATINGS PARAMETER DC Power Supply Input Voltage Operating Temperature Storage Temperature SYMBOL VDD−VSS VIN TA TST MIN. -0.3 VSS -0.3 0 -55 MAX. +6.0 VDD +0.3 70 +150 UNIT V V °C °C Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device. DC CHARACTERISTICS Vss = 0V ; TA = 25° C; unless otherwise specified. PARAMETER SYM. SPECIFICATION MIN. MAX. 5.5 20 3 6 1.5 50 30 UNIT V mA mA mA mA µA µA µA µA µA µA TEST CONDITIONS Operating Voltage Operating Current VDD IDD 2.2 - VDD = 5.5V, 16 MHz, no load, RST = 1 VDD = 2.2V, 16 MHz, no load, RST = 1 VDD = 5.5V, 16 MHz, no load VDD = 2.2V, 16 MHz, no load VDD = 5.5V, no load VDD = 2.2V, no load Idle Current Power Down Current IIDLE IPWDN - Input Input Current P1, P2, P3, P4 Input Current RST Input Leakage Current P0, EA Logic 1-to-0 Transition Current P1, P2, P3, P4 ITL -500 -200 ILK1 -10 +10 IIN2 -60 +300 IIN -50 +10 VDD = 5.5V VIN = 0V or VDD VDD = 5.5V 0 < VIN< VDD VDD = 5.5V 0V< VIN < VDD VDD = 5.5V VIN = 2V - 11 - Publication Release Date: February 1999 Revision A3 W78L801 DC Characteristics, continued PARAMETER SYM. SPECIFICATION MIN. MAX. 0.8 0.5 0.8 0.3 0.8 0.6 VDD +0.2 VDD +0.2 VDD +0.2 VDD +0.2 VDD +0.2 VDD +0.2 V V V V V V V UNIT V V V V TEST CONDITIONS Input Low Voltage P1, P2, P3, P4, EA Input Low Voltage RST [*3] VIL1 0 0 VDD = 5.5V VDD = 2.2V VDD = 5.5V VDD = 2.2V VDD = 5.5V VDD = 2.2V VDD = 5.5V VDD = 2.2V VDD = 5.5V VDD = 2.2V VDD = 5.5V VDD = 2.2V VIL2 VIL3 VIH1 VIH2 VIH3 0 0 0 0 2.4 1.4 3.5 1.7 3.5 1.6 Input Low Voltage XTAL1 [*3] Input High Voltage P1, P2, P3, P4 Input High Voltage RST Input High Voltage XTAL1 [*4] Output Output Low Voltage P1, P2, P3, P4 Output Low Voltage P0, ALE, PSEN [*4] Sink Current P1, P2, P3 [5] VOL1 VOL2 - 0.45 0.25 0.45 0.25 12 5.4 20 9 24 24 V V V V mA mA mA mA mA mA VDD = 4.5V, IOL = +2 mA VDD = 2.2V, IOL = +1 mA VDD = 4.5V, IOL = +4 mA VDD = 2.2V, IOL = +2 mA VDD = 4.5V, VS = 0.45V VDD = 2.2V, Vin = 0.4V VDD = 4.5V, VS = 0.45V VDD = 2.2V, Vin = 0.4V VDD = 4.5V, VS = 0.45V VDD = 4.5V, Vin = 0.45V ISK1 , P4 ISK2 4 1.8 10 4.5 Sink Current P0, ALE, PSEN , P4 Sink Current P3.4 to P3.7 in High-drive Mode ISK3 15 12 - 12 - W78L801 DC Characteristics, continued PARAMETER Output High Voltage P1, P2, P3, P4 Output High Voltage P0, ALE, PSEN [*4] Source Current P1, P2, P3, P4 Source Current P0, ALE, PSEN , P4 Notes: SYM. VOH1 VOH2 SPECIFICATION MIN. 2.4 1.4 2.4 1.4 MAX. -250 -33 -14 -2.4 UNIT V V V V µA µA mA mA TEST CONDITIONS VDD = 4.5V, IOH = 100 µA VDD = 2.2V, IOH = -8 µA VDD = 4.5V, IOH = 100 µA VDD = 2.2V, IOH = -400 µA VDD = 4.5V, Vs = 2.4V VDD = 2.2V, Vin = 1.4V VDD = 4.5V, Vs = 2.4V VDD = 2.2V, Vin = 1.4V Isr1 Isr2 -120 -12 -8 -1.1 *1. RST pin has an internal pull-down. *2. Pins of P1 and P3 can source a transition current when they are being externally driven from 1 to 0. *3. RST is a Schmitt trigger input and XTAL1 is a CMOS input. *4. P0, P2, ALE and /PSEN are tested in the external access mode. *5. P3.4 to P3.7 are in normal mode. AC CHARACTERISTICS Clock Input Waveform XTAL1 T CH F OP, TCP TCL PARAMETER Operating Speed Clock Period Clock High Clock Low SYMBOL FOP TCP TCH TCL MIN. 0 25 10 10 TYP. - MAX. 16 - UNIT MHz nS nS nS NOTES 1 2 3 3 Notes: 1. The clock may be stopped indefinitely in either state. 2. The TCP specification is used as a reference in other specifications. 3. There are no duty cycle requirements on the XTAL1 input. - 13 - Publication Release Date: February 1999 Revision A3 W78L801 Program Fetch Cycle PARAMETER Address Valid to ALE Low Address Hold from ALE Low ALE Low to PSEN Low SYMBOL TAAS TAAH TAPL TPDA TPDH TPDZ TALW TPSW MIN. 1 TCP -∆ 1 TCP -∆ 1 TCP -∆ 0 0 2 TCP -∆ 3 TCP -∆ TYP. 2 TCP 3 TCP MAX. 2 TCP 1 TCP 1 TCP UNIT nS nS nS nS nS nS nS nS 4 4 NOTES 4 1, 4 4 2 3 PSEN Low to Data Valid Data Hold after PSEN High Data Float after PSEN High ALE Pulse Width PSEN Pulse Width Notes: 1. P0.0−P0.7, P2.0−P2.7 remain stable throughout entire memory cycle. 2. Memory access time is 3 TCP. 3. Data have been latched internally prior to PSEN going high. 4. "∆" (due to buffer driving delay and wire loading) is 20 nS. Data Read Cycle PARAMETER ALE Low to RD Low RD Low to Data Valid Data Hold from RD High Data Float from RD High RD Pulse Width Notes: 1. Data memory access time is 8 TCP. 2. "∆" (due to buffer driving delay and wire loading) is 20 nS. SYMBOL TDAR TDDA TDDH TDDZ TDRD MIN. 3 TCP -∆ 0 0 6 TCP -∆ TYP. 6 TCP MAX. 3 TCP +∆ 4 TCP 2 TCP 2 TCP - UNIT nS nS nS nS nS NOTE S 1, 2 1 2 Data Write Cycle PARAMETER ALE Low to WR Low Data Valid to WR Low Data Hold from WR High WR Pulse Width SYMBOL TDAW TDAD TDWD TDWR MIN. 3 TCP -∆ 1 TCP -∆ 1 TCP -∆ 6 TCP -∆ TYP. 6 TCP MAX. 3 TCP +∆ UNIT nS nS nS nS Note: "∆" (due to buffer driving delay and wire loading) is 20 nS. - 14 - W78L801 Port Access Cycle PARAMETER Port Input Setup to ALE Low Port Input Hold from ALE Low Port Output to ALE SYMBOL TPDS TPDH TPDA MIN. 1 TCP 0 1 TCP TYP. MAX. UNIT nS nS nS Note: Ports are read during S5P2, and output data becomes available at the end of S6P2. The timing data are referenced to ALE, since it provides a convenient reference. TIMING WAVEFORMS Program Fetch Cycle S1 XTAL1 TALW ALE TAPL PSEN TPSW TAAS PORT 2 TAAH PORT 0 Code A0-A7 Data A0-A7 Code A0-A7 Data A0-A7 TPDA TPDH, TPDZ S2 S3 S4 S5 S6 S1 S2 S3 S4 S5 S6 Data Read Cycle S4 XTAL1 ALE PSEN PORT 2 A0-A7 PORT 0 T DAR RD T DRD T DDA T DDH, T DDZ A8-A15 DATA S5 S6 S1 S2 S3 S4 S5 S6 S1 S2 S3 - 15 - Publication Release Date: February 1999 Revision A3 W78L801 Timing Waveforms, continued Data Write Cycle S4 XTAL1 ALE PSEN PORT 2 PORT 0 WR S5 S6 S1 S2 S3 S4 S5 S6 S1 S2 S3 A8-A15 A0-A7 DATA OUT TDAD T DWD T DAW T DWR Port Access Cycle S5 XTAL1 S6 S1 ALE TPDS PORT INPUT SAMPLE T PDH T PDA DATA OUT - 16 - W78L801 PACKAGE DIMENSIONS 40-pin DIP Symbol Dimension in inch Dimension in mm Min. Nom. Max. Min. Nom. Max. 0.210 0.010 0.150 0.016 0.048 0.008 0.155 0.018 0.050 0.010 2.055 0.590 0.540 0.090 0.120 0 0.630 0.650 0.600 0.545 0.100 0.130 0.160 0.022 0.054 0.014 2.070 0.610 0.550 0.110 0.140 15 0.670 0.090 14.986 13.72 2.286 3.048 0 16.00 16.51 0.254 3.81 0.406 1.219 0.203 3.937 0.457 1.27 0.254 52.20 15.24 13.84 2.54 3.302 4.064 0.559 1.372 0.356 52.58 15.494 13.97 2.794 3.556 15 17.01 2.286 5.334 D 40 21 E1 A A1 A2 B B1 c D E E1 e1 L a 1 20 E c eA S Notes: S A A2 A1 Base Plane Seating Plane L B B1 e1 a eA 1. Dimension D Max. & S include mold flash or tie bar burrs. 2. Dimension E1 does not include interlead flash. 3. Dimension D & E1 include mold mismatch and . are determined at the mold parting line. 4. Dimension B1 does not include dambar protrusion/intrusion. 5. Controlling dimension: Inches. 6. General appearance spec. should be based on final visual inspection spec. 44-pin PLCC HD D 6 1 44 40 Symbol 7 39 Dimension in inch Dimension in mm Min. Nom. Max. Min. Nom. Max. 0.185 0.020 0.145 0.026 0.016 0.008 0.648 0.648 0.150 0.028 0.018 0.010 0.653 0.653 0.155 0.032 0.022 0.014 0.658 0.658 0.508 3.683 0.66 0.406 0.203 16.46 16.46 3.81 0.711 0.457 0.254 16.59 16.59 3.937 0.813 0.559 0.356 16.71 16.71 4.699 E HE GE 17 29 18 28 c A A1 A2 b1 b c D E e GD GE HD HE L y Notes: 0.050 0.590 0.590 0.680 0.680 0.090 BSC 0.630 0.630 0.700 0.700 0.110 0.004 1.27 14.99 14.99 17.27 17.27 2.296 BSC 16.00 16.00 17.78 17.78 2.794 0.10 0.610 0.610 0.690 0.690 0.100 15.49 15.49 17.53 17.53 2.54 L A2 A θ e Seating Plane GD b b1 A1 y 1. Dimension D & E do not include interlead flash. 2. Dimension b1 does not include dambar protrusion/intrusion. 3. Controlling dimension: Inches 4. General appearance spec. should be based on final visual inspection spec. - 17 - Publication Release Date: February 1999 Revision A3 W78L801 Package Dimensions, continued 44-pin PQFP HD D Dimension in inch Dimension in mm Symbol 44 34 Min. Nom. Max. --0.002 0.075 0.01 0.004 0.390 0.390 0.025 0.510 0.510 0.025 0.051 --0.01 0.081 0.014 0.006 0.394 0.394 0.031 0.520 0.520 0.031 0.063 --0.02 0.087 0.018 0.010 0.398 0.398 0.036 0.530 0.530 0.037 0.075 0.003 0 7 Min. Nom. --0.05 1.90 0.25 0.101 9.9 9.9 0.635 12.95 12.95 0.65 1.295 --0.25 2.05 0.35 0.152 10.00 10.00 0.80 13.2 13.2 0.8 1.6 Max. --0.5 2.20 0.45 0.254 10.1 10.1 0.952 13.45 13.45 0.95 1.905 0.08 1 33 E HE 11 12 e b 22 A A1 A2 b c D E e HD HE L L1 y θ Notes: c 0 7 A2 A A1 θ L L1 Detail F Seating Plane See Detail F y 1. Dimension D & E do not include interlead flash. 2. Dimension b does not include dambar protrusion/intrusion. 3. Controlling dimension: Millimeter 4. General appearance spec. should be based on final visual inspection spec. - 18 - W78L801 KEYBOARD APPLICATION CIRCUIT VCC R3 R2 C1 VCC 31 18 C2 X1 19 10U VCC 09 X1 RESET R5 8.2K VCC R1 D1 14 PH1 EA X2 P00 P01 39 38 VCC D2 D3 R4 Q1 D4 P3.4 P20 21 P21 22 23 P11 24 P12 25 P13 26 P14 27 P15 W78L801 - 19 - Publication Release Date: February 1999 Revision A3 W78L801 Headquarters Winbond Electronics (H.K.) Ltd. Rm. 803, World Trade Square, Tower II, No. 4, Creation Rd. III, 123 Hoi Bun Rd., Kwun Tong, Science-Based Industrial Park, Kowloon, Hong Kong Hsinchu, Taiwan TEL: 852-27513100 TEL: 886-3-5770066 FAX: 852-27552064 FAX: 886-3-5792766 http://www.winbond.com.tw/ Voice & Fax-on-demand: 886-2-27197006 Winbond Electronics North America Corp. Winbond Memory Lab. Winbond Microelectronics Corp. Winbond Systems Lab. 2727 N. First Street, San Jose, CA 95134, U.S.A. TEL: 408-9436666 FAX: 408-5441798 Taipei Office 11F, No. 115, Sec. 3, Min-Sheng East Rd., Taipei, Taiwan TEL: 886-2-27190505 FAX: 886-2-27197502 Note: All data and specifications are subject to change without notice. - 20 -
W78L801 价格&库存

很抱歉,暂时无法提供与“W78L801”相匹配的价格&库存,您可以联系我们找货

免费人工找货