0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
W83194R-58A

W83194R-58A

  • 厂商:

    WINBOND(华邦)

  • 封装:

  • 描述:

    W83194R-58A - 100MHZ AGP CLOCK FOR VIA CHIPSET - Winbond

  • 数据手册
  • 价格&库存
W83194R-58A 数据手册
W83194R-58A 100MHZ AGP CLOCK FOR VIA CHIPSET 1.0 GENERAL DESCRIPTION The W83194R-58A is a Clock Synthesizer for VIA chipset. W83194R-58A provides all clocks required for high-speed RISC or CISC microprocessor such as Intel PentiumII and also provides 16 different frequencies of CPU clocks by software setting. AGP and PCI clocks are externally selectable with smooth transitions. The W83194R-58A provides AGP clocks especially for clone chipset, and makes SDRAM in synchronous frequency with CPU or AGP clocks. The W83194R-58A provides I2C serial bus interface to program the registers to enable or disable each clock outputs and choose the 0.25%, 0.5% or 0.5%,1.5% center type spread spectrum to reduce EMI. The W83194R-58A accepts a 14.318 MHz reference crystal as its input and runs on a 3.3V supply. High drive PCI and SDRAM CLOCK outputs typically provide greater than 1 V /ns slew rate into 30 pF loads. CPU CLOCK outputs typically provide better than 1 V /ns slew rate into 20 pF loads when maintaining 50± 5% duty cycle. The fixed frequency outputs as REF, 24MHz, and 48 MHz provide better than 0.5V /ns slew rate. 2.0 PRODUCT FEATURES • • • • • • • • • • • • • • • • Supports Pentium™, Pentium™ Pro, Pentium™ II, AMD and Cyrix CPUs with I2C. 4 CPU clocks 12 SDRAM clocks for 3 DIMs Two AGP clocks 6 PCI synchronous clocks. Optional single or mixed supply: (Vdd = Vddq3 = Vddq2 = Vddq2b = 3.3V) or (Vdd = Vddq3 = Vddq2 = 3.3V, Vdq2b = 2.5V) Skew form CPU to PCI clock -1 to 4 ns, center 2.6 ns, AGP to CPU sync. skew 0 ns (250 ps) SDRAM frequency synchronous to CPU or AGP clocks Smooth frequency switch with selections from 60 to 100 MHz CPU(-37) and 66 to 150MHz(-58) I2C 2-Wire serial interface and I2C read back 0~0.5% down type and 0.25%, 0.5% center type spread spectrum to reduce EMI Programmable registers to enable/stop each output and select modes (mode as Tri-state or Normal ) MODE pin for power Management 48 MHz for USB 24 MHz for super I/O 48-pin SSOP package -1- Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY 3.0 BLOCK DIAGRAM PLL2 ~ X1 X2 48MHz ¡Ò2 24MHz XTAL OSC STOP REF(0:1 2) 2 AGP(0:1) PLL1 Spread Spectrum *FS(0:2) 3 *MODE CPU3.3#_2.5 *SD_SEL# STOP CPU_STOP# 4 CPUCLK(0:3) LATCH POR ~ 5 12 3 PCI clock Divder SDRAM(0:11) STOP PCICLK(0:4) 5 PCICLK_F CPU_STOP# PCI_STOP# *SDATA *SCLK Control Logic Config. Reg. PCI_STOP# 4.0 PIN CONFIGURATION -2- Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY Vdd * REF0/CPU3.3#_2.5 Vss Xin Xout Vddq3 PCICLK_F/*FS1 PCICLK0/*FS2 Vss PCICLK1 PCICLK2 PCICLK3 PCICLK4 Vddq3 AGP0 Vss CPU_STOP#/SDRAM11 PCI_STOP#/SDRAM10 Vddq3 SDRAM 9 SDRAM 8 Vss SDATA SDCLK 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 Vddq2 AGP1 REF1/*SD_SEL# Vss CPUCLK0 CPUCLK1 Vddq2b CPUCLK2 CPUCLK3 Vss SDRAM 0 SDRAM 1 Vddq3 SDRAM 2 SDRAM 3 Vss SDRAM 4 SDRAM 5 Vddq3 SDRAM 6 SDRAM 7 Vss 48MHz/*FS0 24MHz/*MODE 5.0 PIN DESCRIPTION IN - Input OUT - Output I/O - Bi-directional Pin # - Active Low * - Internal 250kΩ pull-up 5.1 Crystal I/O SYMBOL Xin Xout PIN 4 5 I/O IN OUT FUNCTION Crystal input with internal loading capacitors and feedback resistors. Crystal output at 14.318MHz nominally. 5.2 CPU, SDRAM, PCI Clock Outputs SYMBOL CPUCLK [ 0:3 ] PIN 40,41,43,44 I/O OUT FUNCTION Low skew (< 250ps) clock outputs for host frequencies such as CPU, Chipset and Cache. Vddq2b is the supply voltage for these outputs. -3- Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY AGP[ 0:1] SDRAM11/ CPU_STOP# 15,47 17 OUT I/O Accelerate Graphic Port clock outputs If MODE =1 (default), then this pin is a SDRAM clock buffered output of the crystal. If MODE = 0 , then this pin is CPU_STOP# input used in power management mode for synchronously stopping the all CPU clocks. If MODE = 1 (default), then this pin is a SDRAM clock output. If MODE = 0 , then this pin is PCI_STOP # and used in power management mode for synchronously stopping the all PCI clocks. SDRAM clock outputs which have the same frequency as CPU clocks. Latched input for FS1 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks. Free running PCI clock during normal operation. SDRAM10/ PCI_STOP# 18 I/O SDRAM [ 0:9] 20,21,28,29,31 ,32,34, 35,37,38 7 O PCICLK_F/ *FS1 I/O -4- Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY 5.2 CPU, SDRAM, PCI Clock Outputs, continued SYMBOL PCICLK 0 / *FS2 PIN 8 I/O I/O FUNCTION Latched input for FS2 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks. PCI clock during normal operation. Low skew (< 250ps) PCI clock outputs. PCICLK [ 1:4 ] 10,11,12,13 OUT 5.3 I2C Control Interface SYMBOL SDATA SDCLK PIN 23 24 I/O I/O IN 2 FUNCTION Serial data of I C 2-wire control interface Serial clock of I2C 2-wire control interface 5.4 Fixed Frequency Outputs SYMBOL REF0 / CPU3.3#_2.5 PIN 2 I/O I/O FUNCTION Internal 250kΩ pull-up. Latched input for CPU3.3#_2.5 at initial power up. Reference clock during normal operation. Latched high - Vddq2b = 2.5V Latched low - Vddq2b = 3.3V REF1 /*SD_SEL# 46 I/O Internal 250kΩ pull-up. Latched input at Power On selects either CPU(SDSEL=1) or AGP(SD_SEL=0) frequencies for SDRAM clock outputs. 24MHz / *MODE 25 I/O Internal 250kΩ pull-up. Latched input for MODE at initial power up. 24MHz output for super I/O during normal operation. 48MHz / *FS0 26 I/O Internal 250kΩ pull-up. Latched input for FS0 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks. 48MHz output for USB during normal operation. -5- Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY 5.5 Power Pins SYMBOL Vdd Vddq2 Vddq2b Vddq3 Vss PIN 1 42 48 6,14,19, 30, 36 3,9,16,22,27, 33,39,45 FUNCTION Power supply for Ref [0:1] crystal and core logic. Power supply for AGP1 and REF1 output, either 2.5V or 3.3V. Power supply for CPUCLK[0:3], either 2.5V or 3.3V. Power supply for SDRAM, PCICLK and 48/24MHz outputs. Circuit Ground. 6.0 FREQUENCY SELECTION BY HARDWARE 6.2 W83194R-58 Frequency Selection Table FS2 FS1 FS0 CPU(MHz) SDRAM SD_SEL=1 (MHz) SD_SEL=0 PCI (MHz) AGP (MHz) REF (MHz) 0 0 0 0 0 1 112 66.8 112 66.8 74.7 66.8 37.3 33.4 74.7 66.8 14.318 14.318 0 0 1 1 1 1 1 1 0 0 1 1 0 1 0 1 0 1 97.0 75 133.3 83.3 95.25 100.2 97.0 75 133.3 83.3 95.25 100.2 64.67 75 88.7 66.6 63.5 66.8 32.33 37.5 44.3 33.3 31.75 33.4 64.67 75 88.7 66.6 63.5 66.8 14.318 14.318 14.318 14.318 14.318 14.318 7.0 CPU 3.3#_2.5 BUFFER SELECTION CPU 3.3#_2.5 ( Pin 2 ) Input Level 1 0 CPU Operate at VDD = 2.5V VDD = 3.3V -6- Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY 8.3 SERIAL CONTROL REGISTERS The Pin column lists the affected pin number and the @PowerUp column gives the state at true power up. Registers are set to the values shown only on true power up. "Command Code" byte and "Byte Count" byte must be sent following the acknowledge of the Address Byte. Although the data (bits) in these two bytes are considered "don't care", they must be sent and will be acknowledge. After that, the below described sequence (Register 0, Register 1, Register 2, ....) will be valid and acknowledged. 8.3.1 Register 0: CPU Frequency Select Register Bit 7 6 5 4 3 2 1 0 @PowerUp 0 0 0 0 0 0 0 0 Pin Description 0 = ±0.25% Spread Spectrum Modulation 1 = ±0.5% Spread Spectrum Modulation(W83194R-58) SSEL2 ( Frequency table selection by software via I2C) SSEL1 ( Frequency table selection by software via I2C) SSEL0 ( Frequency table selection by software via I2C) 0 = Selection by hardware 1 = Selection by software I2C - Bit 6:4 SSEL3 (Frequency table selection by software via I2C for W83194R-58) 0 = Normal 1 = Spread Spectrum enabled 0 = Running 1 = Tristate all outputs -7- Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY W83194R-58 Frequency table selection by software via I2C SSEL2 SSEL1 SSEL0 Register0 Bit2 SSEL3 CPU (MHz) SDRAM SD_SEL=1 (MHz) SD_SEL=0 PCI (MHz) AGP (MHz) REF (MHz) 0 0 0 0 0 1 0 0 112 66.8 112 66.8 74.7 66.8 37.3 33.4 74.7 66.8 14.318 14.318 0 0 1 1 1 1 0 0 0 0 1 1 1 1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 0 0 0 0 0 1 1 1 1 1 1 1 1 97.0 75 133.3 83.3 95.25 100.2 103 112 115 120 124 133.3 140 150 97.0 75 133.3 83.3 95.25 100.2 103 112 115 120 124 133.3 140 150 64.67 75 88.7 66.6 63.5 66.8 68.7 74.7 76.6 80 82 66.6 70 75 32.33 37.5 44..3 33.3 31.75 33.4 34.3 37.3 38.3 40 31 33.3 35 37.5 64.67 75 88.7 66.6 63.5 66.8 68.7 74.7 76.6 80 62 66.6 70 75 14.318 14.318 14.318 14.318 14.318 14.318 14.318 14.318 14.318 14.318 14.318 14.318 14.318 14.318 FUNCTION TABLE Function Description Tri-State Normal CPU Hi-Z see table PCI Hi-Z see table Outputs SDRAM Hi-Z CPU REF Hi-Z 14.318 IOAPIC Hi-Z 14.318 -8- Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY 8.3.2 Register 1 : CPU , 48/24 MHz Clock Register ( 1 = Active, 0 = Inactive) Bit @PowerUp Pin Description 7 6 5 4 3 2 1 0 1 1 1 1 1 1 1 1 40 41 43 44 0 = 0.5% down type spread, overrides Byte0-bit7. 1= Center type spread. Reserved Reserved Reserved CPUCLK3 (Active / Inactive) CPUCLK2 (Active / Inactive) CPUCLK1 (Active / Inactive) CPUCLK0 (Active / Inactive) 8.3.3 Register 2: PCI Clock Register ( 1 = Active, 0 = Inactive) Bit 7 6 5 4 3 2 1 0 @PowerUp x 1 1 1 1 1 1 1 Pin 7 15 14 12 11 10 8 Reserved PCICLK_F (Active / Inactive) AGP0 (Active / Inactive) PCICLK4 (Active / Inactive) PCICLK3 (Active / Inactive) PCICLK2 (Active / Inactive) PCICLk1 (Active / Inactive) PCICLK0 (Active / Inactive) Description -9- Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY 8.3.4 Register 3: SDRAM Clock Register ( 1 = Active, 0 = Inactive) Bit 7 6 5 4 3 2 1 0 @PowerUp 1 1 1 1 1 1 1 1 Pin 28 29 31 32 34 35 37 38 SDRAM7 (Active / Inactive) SDRAM6 (Active / Inactive) SDRAM5 (Active / Inactive) SDRAM4 (Active / Inactive) SDRAM3 (Active / Inactive) SDRAM2 (Active / Inactive) SDRAM1 (Active / Inactive) SDRAM0 (Active / Inactive) Description 8.3.5 Register 4: Additional SDRAM Clock Register ( 1 = Active, 0 = Inactive) Bit 7 6 5 4 3 2 1 0 @PowerUp x x x x 1 1 1 1 Pin 17 18 20 21 Reserved Reserved Reserved Reserved SDRAM11 (Active / Inactive) SDRAM10 (Active / Inactive) SDRAM9 (Active / Inactive) SDRAM8 (Active / Inactive) Description 8.3.6 Register 5: Peripheral Control ( 1 = Active, 0 = Inactive) Bit 7 6 5 4 3 2 1 0 @PowerUp x x x 1 x x 1 1 Pin 47 46 2 Reserved Reserved Reserved AGP1 (Active / Inactive) Reserved Reserved REF1 (Active / Inactive) REF0 (Active / Inactive) Description - 10 - Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY 8.3.7 Register 6: Reserved Register Bit 7 6 5 4 3 2 1 0 @PowerUp x x x x x x x x Pin Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Description 9.0 ORDERING INFORMATION Part Number W83194R-58A Package Type 48 PIN SSOP Production Flow Commercial, 0°C to +70°C 10.0 HOW TO READ THE TOP MARKING W83194R-58A 28051234 814GBB 1st line: Winbond logo and the type number: W83194R-58A 2nd line: Tracking code 2 8051234 2: wafers manufactured in Winbond FAB 2 8051234: wafer production series lot number 3rd line: Tracking code 814 G B B 814: packages made in '98, week 14 G: assembly house ID; A means ASE, S means SPIL, G means GR BB: IC revision All the trade marks of products and companies mentioned in this data sheet belong to their respective owners. - 11 - Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY 11.0 PACKAGE DRAWING AND DIMENSIONS Headquarters No. 4, Creation Rd. III Science-Based Industrial Park Hsinchu, Taiwan TEL: 886-35-770066 FAX: 886-35-789467 www: http://www.winbond.com.tw/ Winbond Electronics (H.K.) Ltd. Rm. 803, World Trade Square, Tower II 123 Hoi Bun Rd., Kwun Tong Kowloon, Hong Kong TEL: 852-27516023-7 FAX: 852-27552064 Winbond Electronics (North America) Corp. 2730 Orchard Parkway San Jose, CA 95134 U.S.A. TEL: 1-408-9436666 FAX: 1-408-9436668 Taipei Office 11F, No. 115, Sec. 3, Min-Sheng East Rd. Taipei, Taiwan TEL: 886-2-7190505 FAX: 886-2-7197502 TLX: 16485 WINTPE Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners. These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sale. - 12 - Publication Release Date: Nov. 1999 Revision 0.30 W83194R-58A PRELIMINARY - 13 - Publication Release Date: Nov. 1999 Revision 0.30
W83194R-58A 价格&库存

很抱歉,暂时无法提供与“W83194R-58A”相匹配的价格&库存,您可以联系我们找货

免费人工找货