0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
XD74C923

XD74C923

  • 厂商:

    XINLUDA(信路达)

  • 封装:

    DIP20

  • 描述:

    解码器/编码器 DIP-20

  • 数据手册
  • 价格&库存
XD74C923 数据手册
XD74C922 DIP-18,XL74C922 SOP20 XD74C923 DIP-20,XL74C923 SOP20 General Description An internal register remembers the last key pressed even after the key is released. The 3-STATE outputs provide for easy expansion and bus operation and are LPTTL compatible. The 74C922 / 74C923 CMOS key encoders provide all the necessary logic to fully encode an array of SPST switches. The keyboard scan can be implemented by either an external clock or external capacitor. These encoders also have on-chip pull-up devices which permit switches with up to 50 kΩ on resistance to be used. No diodes in the switch array are needed to eliminate ghost switches. The internal debounce circuit needs only a single external capacitor and can be defeated by omitting the capacitor. A Data Available output goes to a high level when a valid keyboard entry has been made. The Data Available output returns to a low level when the entered key is released, even if another key is depressed. The Data Available will return high to indicate acceptance of the new key after a normal debounce period; this two-key roll-over is provided between any two switches. Features ■ 50 kΩ maximum switch on resistance ■ On or off chip clock ■ On-chip row pull-up devices ■ 2 key roll-over ■ Keybounce elimination with single capacitor ■ Last key register at outputs ■ 3-STATE output LPTTL compatible ■ Wide supply range: 3V to 15V ■ Low power consumption Connection Diagrams XD74C922 DIP-18 74C923 XL74C922 SOP20 1 XD74C922 DIP-18,XL74C922 SOP20 XD74C923 DIP-20,XL74C923 SOP20 Truth Tables (Pins 0 through 11) Switch Position 0 1 2 3 4 5 6 7 8 9 10 11 Y1,X1 Y1,X2 Y1,X3 Y1,X4 Y2,X1 Y2,X2 Y2,X3 Y2,X4 Y3,X1 Y3,X2 Y3,X3 Y3,X4 D A A 0 1 0 1 0 1 0 1 0 1 0 1 T B 0 0 1 1 0 0 1 1 0 0 1 1 A C 0 0 0 0 1 1 1 1 0 0 0 0 O D 0 0 0 0 0 0 0 0 1 1 1 1 U E (Note 1) 0 0 0 0 0 0 0 0 0 0 0 0 T (Pins 12 through 19) Switch Position 12 13 14 15 16 17 18 19 Y4,X1 Y4,X2 Y4,X3 Y4,X4 A A 0 1 0 1 0 1 0 1 Y5(Note 1), Y5 (Note 1), Y5 (Note 1), Y5 (Note 1), X1 X2 X3 X4 D T B 0 0 1 1 0 0 1 1 A C 1 1 1 1 0 0 0 0 O D 1 1 1 1 0 0 0 0 U E (Note 1) 0 0 0 0 1 1 1 1 T Note 1: Omit for 74C922 2 XD74C922 DIP-18,XL74C922 SOP20 XD74C923 DIP-20,XL74C923 SOP20 Block Diagram Absolute Maximum Ratings(Note 2) Voltage at Any Pin Operating VCC Range VCC VCC − 0.3V to V CC + 0.3V Storage Temperature Range (Soldering, 10 seconds) − 40°C to +85°C −65 ° C to +150°C Dual-In-Line 700 mW 500 mW 260°C Note 2: “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. Except for “Operating Temperature Range” they are not meant to imply that the devices should be operated at these limits. The table of “Electrical Characteristics” provides conditions for actual device operation. Power Dissipation (P D) Small Outline 18V Lead Temperature Operating Temperature Range 74C922 / 74C923 3V to 15V 3 XD74C922 DIP-18,XL74C922 SOP20 XD74C923 DIP-20,XL74C923 SOP20 DC Electrical Characteristics Min/Max limits apply across temperature range unless otherwise specified Symbol Parameter Conditions Min Typ Max Units CMOS TO CMOS VT+ VT− VIN(1) VIN(0) Irp VOUT(1) VOUT(0) Positive-Going Threshold Voltage VCC = 5V, IIN ≥ 0.7 mA 3.0 3.6 4.3 V at Osc and KBM Inputs VCC = 10V, IIN ≥ 1.4 mA 6.0 6.8 8.6 V VCC = 15V, IIN ≥ 2.1 mA 9.0 10 12.9 V Negative-Going Threshold Voltage VCC = 5V, IIN ≥ 0.7 mA 0.7 1.4 2.0 V at Osc and KBM Inputs VCC = 10V, IIN ≥ 1.4 mA 1.4 3.2 4.0 V 6.0 V VCC = 15V, IIN ≥ 2.1 mA 2.1 5 Logical “1” Input Voltage, VCC = 5V 3.5 4.5 V Except Osc and KBM Inputs VCC = 10V 8.0 9 V VCC = 15V 12.5 13.5 V Logical “0” Input Voltage, VCC = 5V 0.5 1.5 V Except Osc and KBM Inputs VCC = 10V 1 2 V VCC = 15V 1.5 2.5 V Row Pull-Up Current at Y1, Y2, VCC = 5V, VIN = 0.1 VCC −2 −5 µA Y3, Y4 and Y5 Inputs VCC = 10V −10 −20 µA VCC = 15V −22 −45 µA Logical “1” Output Voltage Logical “0” Output Voltage VCC = 5V, IO = −10 µA 4.5 VCC = 10V, IO = −10 µA 9 V VCC = 15V, IO = −10 µA 13.5 V V VCC = 5V, IO = 10 µA 0.5 V VCC = 10V, IO = 10 µA 1 V VCC = 15V, IO = 10 µA Ron ICC 1.5 V Column “ON” Resistance at VCC = 5V, VO = 0.5V 500 1400 Ω X1, X2, X3 and X4 Outputs VCC = 10V, VO = 1V 300 700 Ω VCC = 15V, VO = 1.5V 200 500 Ω VCC = 5V 0.55 1.1 mA VCC = 10V 1.1 1.9 mA VCC = 15V 1.7 2.6 mA 0.005 1.0 µA Supply Current Osc at 0V, (one Y low) IIN(1) Logical “1” Input Current VCC = 15V, VIN = 15V at Output Enable IIN(0) Logical “0” Input Current VCC = 15V, VIN = 0V −1.0 −0.005 µA at Output Enable CMOS/LPTTL INTERFACE VIN(1) Except Osc and KBM Inputs VCC = 4.75V VIN(0) Except Osc and KBM Inputs VCC = 4.75V VOUT(1) Logical “1” Output Voltage VCC − 1.5 V 0.8 V IO = −360 µA VCC = 4.75V 2.4 V IO = −360 µA VOUT(0) Logical “0” Output Voltage IO = −360 µA VCC = 4.75V 0.4 IO = −360 µA 4 V XD74C922 DIP-18,XL74C922 SOP20 XD74C923 DIP-20,XL74C923 SOP20 DC Electrical Characteristics (Continued) Symbol Parameter Conditions Min Typ Max Units −1.75 −3.3 mA −8 −15 mA 1.75 3.6 mA 8 16 mA Min Typ Max Units ns OUTPUT DRIVE (See Family Characteristics Data Sheet) (Short Circuit Current) ISOURCE ISOURCE ISINK ISINK Output Source Current VCC = 5V, VOUT = 0V, (P-Channel) TA = 25°C Output Source Current VCC = 10V, VOUT = 0V, (P-Channel) TA = 25°C Output Sink Current VCC = 5V, VOUT = VCC, (N-Channel) TA = 25°C Output Sink Current VCC = 10V, VOUT = VCC, (N-Channel) TA = 25°C AC Electrical Characteristics (Note 3) TA = 25°C, CL = 50 pF, unless otherwise noted Symbol tpd0, tpd1 t0H, t1H tH0, tH1 Parameter Conditions Propagation Delay Time to CL = 50 pF (Figure 1) Logical “0” or Logical “1” VCC = 5V 60 150 from D.A. VCC = 10V 35 80 ns VCC = 15V 25 60 ns Propagation Delay Time from RL = 10k, CL = 10 pF (Figure 2) Logical “0” or Logical “1” VCC = 5V, RL = 10k 80 200 ns into High Impedance State VCC = 10V, C L = 10 pF 65 150 ns VCC = 15V 50 110 ns Propagation Delay Time from RL = 10k, CL = 50 pF (Figure 2) High Impedance State to a VCC = 5V, RL = 10k 100 250 ns Logical “0” or Logical “1” VCC = 10V, CL = 50 pF 55 125 ns VCC = 15V 40 90 ns 5 7.5 pF CIN Input Capacitance Any Input (Note 4) COUT 3-STATE Output Capacitance Any Output (Note 4) Note 3: AC Parameters are guaranteed by DC correlated testing. Note 4: Capacitance is guaranteed by periodic testing. 5 10 pF XD74C922 DIP-18,XL74C922 SOP20 XD74C923 DIP-20,XL74C923 SOP20 Switching Time Waveforms T1 ≈ T2 ≈ RC, T3 ≈ 0.7 RC, where R ≈ 10k and C is external capacitor at KBM input. FIGURE 1. FIGURE 2. 6 XD74C922 DIP-18,XL74C922 SOP20 XD74C923 DIP-20,XL74C923 SOP20 Typical Performance Characteristics Typical Irp vs VIN at Any Y Input Typical Ron vs VOUT at Any X Output Typical FSCAN vs COSC Typical Debounce Period vs CKBM Typical Applications Synchronous Data Entry Onto Bus (74C922) Synchronous Handshake (74C922) Outputs are enabled when valid entry is made and go into 3-STATE when key is released. The keyboard may be synchronously scanned by omitting the capacitor at osc. and driving osc. directly if the system clock rate is lower than 10 kHz The keyboard may be synchronously scanned by omitting the capacitor at osc. and driving osc. directly if the system clock rate is lower than 10 kHz 7 XD74C922 DIP-18,XL74C922 SOP20 XD74C923 DIP-20,XL74C923 SOP20 Asynchronous Data Entry Onto Bus (74C922) 74C922 Outputs are in 3-STATE until key is pressed, then data is placed on bus. When key is released, outputs return to 3-STATE. Expansion to 32 Key Encoder (74C922) 74C922 Theory of Operation going low also initiates the key bounce circuit timing and locks out the other Y inputs. The key code to be output is a combination of the frozen counter value and the decoded Y inputs. Once the key bounce circuit times out, the data is latched, and the Data Available (DAV) output goes high. If, during the key closure the switch bounces, Y1 input will go high again, restarting the scan and resetting the key bounce circuitry. The key may bounce several times, but as soon as the switch stays low for a debounce period, the closure is assumed valid and the data is latched. The 74C922 / 74C923 Keyboard Encoders implement all the logic necessary to interface a 16 or 20 SPST key switch matrix to a digital system. The encoder will convert a key switch closer to a 4(74C922) or 5(74C923) bit nibble. The designer can control both the keyboard scan rate and the key debounce period by altering the oscillator capacitor, COSE, and the key bounce mask capacitor, CMSK. Thus, the 74C922 / 74C923’s performance can be optimized for many keyboards. The keyboard encoders connect to a switch matrix that is 4 rows by 4 columns (74C922) or 5 rows by 4 columns (74C923). When no keys are depressed, the row inputs are pulled high by internal pull-ups and the column outputs sequentially output a logic “0”. These outputs are open drain and are therefore low for 25% of the time and otherwise off. The column scan rate is controlled by the oscillator input, which consists of a Schmitt trigger oscillator, a 2bit counter, and a 2–4-bit decoder. A key may also bounce when it is released. To ensure that the encoder does not recognize this bounce as another key closure, the debounce circuit must time out before another closure is recognized. The two-key roll-over feature can be illustrated by assuming a key is depressed, and then a second key is depressed. Since all scanning has stopped, and all other Y inputs are disabled, the second key is not recognized until the first key is lifted and the key bounce circuitry has reset. When a key is depressed, key 0, for example, nothing will happen when the X1 input is off, since Y1 will remain high. When the X1 column is scanned, X1 goes low and Y1 will go low. This disables the counter and keeps X1 low. Y1 The output latches feed 3-STATE, which is enabled when the Output Enable (OE) input is taken low. 8 XD74C922 DIP-18,XL74C922 SOP20 XD74C923 DIP-20,XL74C923 SOP20 Physical Dimensions inches (millimeters) unless otherwise noted DIP18封装图 Physical Dimensions inches (millimeters) unless otherwise noted (Continued) DIP20封装图 9 XD74C922 DIP-18,XL74C922 SOP20 XD74C923 DIP-20,XL74C923 SOP20 SOP20封装图 10
XD74C923 价格&库存

很抱歉,暂时无法提供与“XD74C923”相匹配的价格&库存,您可以联系我们找货

免费人工找货