Fremont Micro Devices
FT24C02A
Two-Wire Serial EEPROM
2K (8-bit wide)
FEATURES
Low voltage and low power operations:
FT24C02A: VCC = 1.8V to 5.5V, Industrial temperature range (-40℃ to 85℃).
Two Versions of FT24C02A:
FT24C02A-5xx: Low cost with 5 valid pins. Suitable for most application except those with
more than one EEPROM on the same IIC Bus. Details in the “Device Addressing” section.
FT24C02A-Uxx: 8 valid pins suitable for all application.
Maximum Standby current < 1µA (typically 0.02µA and 0.06µA @ 1.8V and 5.5V respectively).
16 bytes page write mode.
Partial page write operation allowed.
Internally organized: 256 × 8 (2K).
Standard 2-wire bi-directional serial interface.
Schmitt trigger, filtered inputs for noise protection.
Self-timed programming cycle (5ms maximum).
1 MHz (5V), 400 kHz (1.8V, 2.5V, 2.7V) Compatibility.
Automatic erase before write operation.
Write protect pin for hardware data protection.
High reliability: typically 1, 000,000 cycles endurance.
100 years data retention.
Standard 8-pin PDIP/SOIC/TSSOP/DFN and 5-pin SOT-23/TSOT-23 Pb-free packages.
DESCRIPTION
The FT24C02A is 2048 bits of serial Electrical Erasable and Programmable Read Only Memory,
commonly known as EEPROM. They are organized as 256 words of 8 bits (1 byte) each. The devices
are fabricated with proprietary advanced CMOS process for low power and low voltage applications.
These devices are available in standard 8-lead PDIP, 8-lead JEDEC SOIC, 8-lead TSSOP, 8-lead DFN
and 5-lead SOT-23/TSOT-23 packages. A standard 2-wire serial interface is used to address all read
and write functions. Our extended VCC range (1.8V to 5.5V) devices enables wide spectrum of
applications.
© 2009 Fremont Micro Devices Inc.
DS3011B-page1
FT24C02A
PIN CONFIGURATION
Pin Name
A2, A1, A0
SDA
SCL
WP
VCC
GND
NC
Pin Function
Device Address Inputs
Serial Data Input / Open Drain Output
Serial Clock Input
Write Protect
Power Supply
Ground
No-Connect
Table 1
All these packaging types come in conventional or Pb-free certified.
FT24C02A
A0
A1
A2
GND
1
8
2
7
3
6
4
5
8L DIP
8L SOP
8L TSSOP
8L DFN
8L MSOP
VCC
WP
SCL
SDA
FT24C02A
SCL
GND
SDA
1
5
WP
4
VCC
2
3
SOT-23-5
TSOT-23-5
Figure 1: Package types
DS3011B-page2
© 2009 Fremont Micro Devices Inc.
FT24C02A
ABSOLUTE MAXIMUM RATINGS
Industrial operating temperature:
-40℃ to 85℃
Storage temperature:
-50℃ to 125℃
Input voltage on any pin relative to ground: -0.3V to VCC + 0.3V
Maximum voltage:
8V
ESD protection on all pins:
>2000V
* Stresses exceed those listed under “Absolute Maximum Rating” may cause permanent damage to the
device. Functional operation of the device at conditions beyond those listed in the specification is not
guaranteed. Prolonged exposure to extreme conditions may affect device reliability or functionality.
Figure 2: Block Diagram
© 2009 Fremont Micro Devices Inc.
DS3011B-page3
FT24C02A
PIN DESCRIPTIONS
(A) SERIAL CLOCK (SCL)
The rising edge of this SCL input is to latch data into the EEPROM device while the falling edge of
this clock is to clock data out of the EEPROM device.
(B) SERIAL DATA LINE (SDA)
SDA data line is a bi-directional signal for the serial devices. It is an open drain output signal and can
be wired-OR with other open-drain output devices.
(C) WRITE PROTECT (WP)
The FT24C02A devices have a WP pin to protect the whole EEPROM array from programming.
Programming operations are allowed if WP pin is left un-connected or input to VIL. Conversely all
programming functions are disabled if WP pin is connected to VIH or VCC. Read operations is not
affected by the WP pin’s input level.
MEMORY ORGANIZATION
The FT24C02A devices have 16 pages. Since each page has 16 bytes, random word addressing to
FT24C02A will require 8 bits data word addresses.
DEVICE OPERATION
(A) SERIAL CLOCK AND DATA TRANSITIONS
The SDA pin is typically pulled to high by an external resistor. Data is allowed to change only when
Serial clock SCL is at VIL. Any SDA signal transition may interpret as either a START or STOP
condition as described below.
(B) START CONDITION
With SCL ≥ VIH, a SDA transition from high to low is interpreted as a START condition. All valid
commands must begin with a START condition.
(C) STOP CONDITION
With SCL ≥ VIH, a SDA transition from low to high is interpreted as a STOP condition. All valid read
or write commands end with a STOP condition. The device goes into the STANDBY mode if it is after
a read command. A STOP condition after page or byte write command will trigger the chip into the
STANDBY mode after the self-timed internal programming finish.
(D) ACKNOWLEDGE
The 2-wire protocol transmits address and data to and from the EEPROM in 8 bit words. The
EEPROM acknowledges the data or address by outputting a "0" after receiving each word. The
ACKNOWLEDGE signal occurs on the 9th serial clock after each word.
DS3011B-page4
© 2009 Fremont Micro Devices Inc.
FT24C02A
(E) STANDBY MODE
The EEPROM goes into low power STANDBY mode after a fresh power up, after receiving a STOP bit
in read mode, or after completing a self-time internal programming operation.
SCL
SDA
START
Condition
Data
Valid
Data
Transition
STOP
Condition
Figure 3: Timing diagram for START and STOP conditions
START Condition
SCL
Data in
ACK
Data out
Figure 4: Timing diagram for output ACKNOWLEDGE
© 2009 Fremont Micro Devices Inc.
DS3011B-page5
FT24C02A
DEVICE ADDRESSING
The 2-wire serial bus protocol mandates an 8 bits device address word after a START bit condition to
invoke valid read or write command. The first four most significant bits of the device address must be 1010,
which is common to all serial EEPROM devices. The next three bits are device address bits. These three
device address bits (5th, 6th and 7th) are to match with the external chip select/address pin states. If a
match is made, the EEPROM device outputs an ACKNOWLEDGE signal after the 8th read/write bit,
otherwise the chip will go into STANDBY mode.
However, matching are not be done for “-5xx” version chips. This three device address bits are not cared
and could be coded from 000 (b) to 111 (b). Only one FT24C02A device can be used on the on 2-wire bus.
If a match is made, the EEPROM device outputs an ACKNOWLEDGE signal after the 8th read/write bit,
otherwise the chip will go into STANDBY mode.
The last or 8th bit is a read/write command bit. If the 8th bit is at VIH then the chip goes into read mode. If a
“0” is detected, the device enters programming mode.
WRITE OPERATIONS
(A) BYTE WRITE
A byte write operation starts when a micro-controller sends a START bit condition, follows by a proper
EEPROM device address and then a write command. If the device address bits match the chip select
address, the EEPROM device will acknowledge at the 9th clock cycle. The micro-controller will then
send the rest of the lower 8 bits word address. At the 18th cycle, the EEPROM will acknowledge the
8-bit address word.
The micro-controller will then transmit the 8 bit data. Following an
ACKNOWLDEGE signal from the EEPROM at the 27th clock cycle, the micro-controller will issue a
STOP bit. After receiving the STOP bit, the EEPROM will go into a self-timed programming mode
during which all external inputs will be disabled. After a programming time of TWC, the byte
programming will finish and the EEPROM device will return to the STANDBY mode.
(B) PAGE WRITE
A page write is similar to a byte write with the exception that one to sixteen bytes can be programmed
along the same page or memory row. All FT24C02A are organized to have 16 bytes per memory row
or page.
With the same write command as the byte write, the micro-controller does not issue a STOP bit after
sending the 1st byte data and receiving the ACKNOWLEDGE signal from the EEPROM on the 27th
clock cycle. Instead it sends out a second 8-bit data word, with the EEPROM acknowledging at the
36th cycle. This data sending and EEPROM acknowledging cycle repeats until the micro-controller
sends a STOP bit after the n × 9th clock cycle. After which the EEPROM device will go into a selftimed partial or full page programming mode. After the page programming completes after a time of
TWC, the devices will return to the STANDBY mode.
The least significant 4 bits of the word address (column address) increments internally by one after
receiving each data word. The rest of the word address bits (row address) do not change internally,
but pointing to a specific memory row or page to be programmed. The first page write data word can
be of any column address. Up to 16 data words can be loaded into a page. If more then 16 data
DS3011B-page6
© 2009 Fremont Micro Devices Inc.
FT24C02A
words are loaded, the 17th data word will be loaded to the 1st data word column address. The 18th
data word will be loaded to the 2nd data word column address and so on. In other word, data word
address (column address) will “roll” over the previously loaded data.
(C) ACKNOWLEDGE POLLING
ACKNOWLEDGE polling may be used to poll the programming status during a self-timed internal
programming. By issuing a valid read or write address command, the EEPROM will not acknowledge
at the 9th clock cycle if the device is still in the self-timed programming mode. However, if the
programming completes and the chip has returned to the STANDBY mode, the device will return a
valid ACKNOWLEDGE signal at the 9th clock cycle.
READ OPERATIONS
The read command is similar to the write command except the 8th read/write bit in address word is set to “1”.
The three read operation modes are described as follows:
(A) CURRENT ADDRESS READ
The EEPROM internal address word counter maintains the last read or write address plus one if the
power supply to the device has not been cut off. To initiate a current address read operation, the
micro-controller issues a START bit and a valid device address word with the read/write bit (8th) set to
“1”. The EEPROM will response with an ACKNOWLEDGE signal on the 9th serial clock cycle. An 8bit data word will then be serially clocked out. The internal address word counter will then
automatically increase by one. For current address read the micro-controller will not issue an
ACKNOWLEDGE signal on the 18th clock cycle. The micro-controller issues a valid STOP bit after
the 18th clock cycle to terminate the read operation. The device then returns to STANDBY mode.
(B) SEQUENTIAL READ
The sequential read is very similar to current address read. The micro-controller issues a START bit
and a valid device address word with read/write bit (8th) set to “1”. The EEPROM will response with
an ACKNOWLEDGE signal on the 9th serial clock cycle. An 8-bit data word will then be serially
clocked out. Meanwhile the internally address word counter will then automatically increase by one.
Unlike current address read, the micro-controller sends an ACKNOWLEDGE signal on the 18th clock
cycle signaling the EEPROM device that it wants another byte of data. Upon receiving the
ACKNOWLEDGE signal, the EEPROM will serially clocked out an 8-bit data word based on the
incremented internal address counter. If the micro-controller needs another data, it sends out an
ACKNOWLEDGE signal on the 27th clock cycle. Another 8-bit data word will then be serially clocked
out. This sequential read continues as long as the micro-controller sends an ACKNOWLEDGE signal
after receiving a new data word. When the internal address counter reaches its maximum valid
address, it rolls over to the beginning of the memory array address. Similar to current address read,
the micro-controller can terminate the sequential read by not acknowledging the last data word
received, but sending a STOP bit afterwards instead.
© 2009 Fremont Micro Devices Inc.
DS3011B-page7
FT24C02A
(C) RANDOM READ
Random read is a two-steps process. The first step is to initialize the internal address counter with a
target read address using a “dummy write” instruction. The second step is a current address read.
To initialize the internal address counter with a target read address, the micro-controller issues a
START bit first, follows by a valid device address with the read/write bit (8th) set to “0”. The EEPROM
will then acknowledge. The micro-controller will then send the address word. Again the EEPROM
will acknowledge. Instead of sending a valid written data to the EEPROM, the micro-controller
performs a current address read instruction to read the data. Note that once a START bit is issued,
the EEPROM will reset the internal programming process and continue to execute the new instruction
- which is to read the current address.
S
T
A
R
T
W
R
I
T
E
DEVICE
ADDRESS
WORD
ADDRESS
S
T
O
P
DATA
***
SDA LINE
LA
SC
BK
LRAM
S / CS
B WK B
M
S
B
A
C
K
Figure 5: Byte Write
S
T
A
R
T
W
R
I
T
E
DEVICE
ADDRESS
WORD
ADDRESS(N)
DATA(N)
...
***
SDA LINE
M
S
B
S
T
O
P
LRAM
S / CS
B WK B
L A
SC
B K
A
C
K
DATA(N+X)
A
C
K
Figure 6: Page Write
S
T
A
R
T
R
E
A
D
DEVICE
ADDRESS
S
T
O
P
DATA
***
SDA LINE
M
S
B
L RA
S / C
B WK
N
O
A
C
K
Figure 7: Current Address Read
DS3011B-page8
© 2009 Fremont Micro Devices Inc.
FT24C02A
R
E
A
D
DEVICE
ADDRESS
DATA (N)
DATA (N+1)
DATA (N+2)
S
T
O
P
DATA (N+3)
***
SDA LINE
RA
/ C
WK
N
O
A
C
K
A
C
K
A
C
K
A
C
K
Figure 8: Sequential Read
S
T
A
R
T
W
R
I
T
E
DEVICE
ADDRESS
S
T
A
R
T
WORD
ADDRESS(N)
DEVICE
ADDRESS
***
SDA LINE
M
S
B
R
E
A
D
S
T
O
P
DATA (N)
***
L RA M
S / C S
B WK B
LA
SC
BK
M
S
B
L RA
S / C
B WK
N
O
A
C
K
Figure 9: Random Read
Notes: 1) * = Don’t Care bits
Figure 10: SCL and SDA Bus Timing
© 2009 Fremont Micro Devices Inc.
DS3011B-page9
FT24C02A
AC CHARACTERISTICS
Symbol
1.8 V
Parameter
Min
fSCL
tLOW
tHIGH
tI
tAA
Clock frequency, SCL
tHD.STA
tSU.STA
tHD.DAT
tSU.DAT
tR
tF
tSU.STO
tDH
1.3
Clock pulse width high
0.6
0.3
START set-up time
Endurance
Unit
Max
1000
kHz
0.4
µs
0.4
0.9
0.2
120
µs
ns
0.55
µs
1.3
0.5
µs
0.6
0.25
µs
0.6
0.25
µs
0
0
µs
100
100
ns
Input rise time(1)
0.3
0.3
µs
Input fall time(1)
300
100
ns
STOP set-up time
0.6
0.25
µs
Date out hold time
50
50
ns
Write cycle time
(1)
Min
180
Clock low to data out valid
Time the bus must be free
before a new transmission can
start(1)
START hold time
Data in set-up time
WR
Notes:
Clock pulse width low
Data in hold time
Max
400
Noise suppression time(1)
tBUF
2.5-5.0 V
o
25 C, Page Mode, 3.3V
5
5
1,000,000
ms
Write Cycles
1. This Parameter is expected by characterization but is not fully screened by test.
2. AC Measurement conditions:
RL (Connects to Vcc): 1.3KΩ
Input Pulse Voltages: 0.3Vcc to 0.7Vcc
Input and output timing reference Voltages: 0.5Vcc
DS3011B-page10
© 2009 Fremont Micro Devices Inc.
FT24C02A
DC CHARACTERISTICS
Symbol
Parameter
Test Conditions
Min
Typical
Max
Unit
s
5.5
V
VCC1
Power supply VCC
ICC
Supply read current
VCC @ 5.0V SCL = 400 kHz
0.5
1.0
mA
ICC
Supply write current
VCC @ 5.0V SCL = 400 kHz
2.0
3.0
mA
ISB1
Supply current
VCC @ 1.8V, VIN = VCC or VSS
1.0
µA
ISB2
Supply current
VCC @ 2.5V, VIN = VCC or VSS
1.0
µA
ISB3
Supply current
VCC @ 5.0V, VIN = VCC or VSS
1.0
µA
IIL
Input leakage current
VIN = VCC or VSS
3.0
µA
VIN = VCC or VSS
3.0
µA
1.8
0.07
VIL
Output leakage
current
Input low level
VIH
Input high level
VOL1
Output low level
VCC @ 1.8V, IOL = 0.15 mA
0.2
V
VOL2
Output low level
VCC @ 3.0V, IOL = 2.1 mA
0.4
V
ILO
-0.6
VCC × 0.3
V
VCC × 0.7
VCC + 0.5
V
ORDER CODE:
FT24C02A – XXX - X
Packaging
B: Tube
T: Tape and Reel
Temperature Range
U / 5: -40 to 85?
Package
D: DIP
S: SOP
M: MSOP
T: TSSOP
L: SOT23-5
P: TSOT23-5
N: DFN
© 2009 Fremont Micro Devices Inc.
Option
G: Green Package RoHS Compliant
R: RoHS Compliant
DS3011B-page11
FT24C02A
ORDER INFORMATION
Order code
FT24C02A-5DG-B
FT24C02A-5DR-B
FT24C02A-UDG-B
FT24C02A-UDR-B
FT24C02A-5SG-B
FT24C02A-5SG-T
FT24C02A-5SR-B
FT24C02A-5SR-T
FT24C02A-USG-B
FT24C02A-USG-T
FT24C02A-USR-B
FT24C02A-USR-T
FT24C02A-UTG-B
FT24C02A-UTG-T
FT24C02A-UTR-B
FT24C02A-UTR-T
FT24C02A-5LG-T
FT24C02A-5LR-T
FT24C02A-5PG-T
FT24C02A-5PR-T
FT24C02A-UNG-T
FT24C02A-UNR-T
DS3011B-page12
Vcc
Temperature
Range
Package
Option
DIP8
SOP8
1.8v-5.5v
-40-850C
TSSOP8
SOT23-5
TSOT23-5
DFN8
Green Package
RoHS
Green Package
RoHS
Green Package
Green Package
RoHS
RoHS
Green Package
Green Package
RoHS
RoHS
Green Package
Green Package
RoHS
RoHS
Green Package
RoHS
Green Package
RoHS
Green Package
RoHS
Packaging
Tube
Tube
Tube
Tube
Tube
T/R
Tube
T/R
Tube
T/R
Tube
T/R
Tube
T/R
Tube
T/R
T/R
T/R
T/R
T/R
T/R
T/R
© 2009 Fremont Micro Devices Inc.
FT24C02A
DIP8 PACKAGE OUTLINE DIMENSIONS
Symbol
A
A1
A2
B
B1
C
D
E
E1
e
L
E2
Dimensions In Millimeters
Dimensions In Inches
Min
Max
Min
Max
3.710
0.510
3.200
0.380
4.310
0.146
0.020
0.126
0.015
0.170
3.600
0.570
1.524(BSC)
0.204
0.360
9.000
9.400
6.200
6.600
7.320
7.920
2.540 (BSC)
3.000
3.600
8.400
9.000
© 2009 Fremont Micro Devices Inc.
0.142
0.022
0.060(BSC)
0.008
0.014
0.354
0.370
0.244
0.260
0.288
0.312
0.100(BSC)
0.118
0.142
0.331
0.354
DS3011B-page13
FT24C02A
TSSOP8 PACKAGE OUTLINE DIMENSIONS
Symbol
D
E
b
c
E1
A
A2
A1
e
L
H
θ
DS3011B-page14
Dimensions In Millimeters
Dimensions In Inches
Min
Max
Min
Max
2.900
4.300
0.190
0.090
6.250
3.100
4.500
0.300
0.200
6.550
1.100
1.000
0.150
0.114
0.169
0.007
0.004
0.246
0.122
0.177
0.012
0.008
0.258
0.043
0.039
0.006
0.800
0.020
0.031
0.001
0.65 (BSC)
0.500
0.026 (BSC)
0.700
0.020
0.25 (TYP)
1°
0.028
0.01 (TYP)
7°
1°
7°
© 2009 Fremont Micro Devices Inc.
FT24C02A
SOP8 PACKAGE OUTLINE DIMENSIONS
Symbol
Dimensions In Millimeters
Dimensions In Inches
Min
Max
Min
Max
A
1.350
1.750
0.053
0.069
A1
0.100
0.250
0.004
0.010
A2
1.350
1.550
0.053
0.061
b
0.330
0.510
0.013
0.020
c
0.170
0.250
0.006
0.010
D
4.700
5.100
0.185
0.200
E
3.800
4.000
0.150
0.157
E1
5.800
6.200
0.228
0.244
e
1.270 (BSC)
0.050 (BSC)
L
0.400
1.270
0.016
0.050
θ
0°
8°
0°
8°
© 2009 Fremont Micro Devices Inc.
DS3011B-page15
FT24C02A
MSOP8 PACKAGE OUTLINE DIMENSIONS
Symbol
A
A1
A2
b
c
D
e
E
E1
L
θ
DS3011B-page16
Dimensions In Millimeters
Dimensions In Inches
Min
Max
Min
Max
0.820
0.020
0.750
0.250
0.090
2.900
1.100
0.150
0.950
0.380
0.230
3.100
0.320
0.001
0.030
0.010
0.004
0.114
0.043
0.006
0.037
0.015
0.009
0.122
0.65 (BSC)
2.900
4.750
0.400
0°
0.026 (BSC)
3.100
5.050
0.800
6°
0.114
0.187
0.016
0°
0.122
0.199
0.031
6°
© 2009 Fremont Micro Devices Inc.
FT24C02A
DFN8 PACKAGE OUTLINE DIMENSIONS
Symbol
A
A1
b
c
D
D2
e
Nd
E
E2
L
h
L/F Surface Electroplate
Dimension(mil)
© 2009 Fremont Micro Devices Inc.
Min
Dimensions In Millimeters
Nom
Max
0.70
0.18
0.18
1.90
0.75
0.02
0.25
0.20
2.00
0.80
0.05
0.03
0.25
2.10
2.90
1.50REF
0.50BSC
1.50BSC
3.00
1.60REF
0.40
0.25
3.10
0.30
0.20
0.50
0.30
NIPdAu (Nickel, Pd, Metal)
67*75
DS3011B-page17
FT24C02A
SOT-23-5 PACKAGE OUTLINE DIMENSIONS
Symbol
Dimensions In Millimeters
Dimensions In Inches
Min
Max
Min
Max
A
A1
A2
b
c
D
E
E1
e
e1
L
1.050
0.000
1.050
0.300
0.100
2.820
1.500
2.650
1.250
0.100
1.150
0.500
0.200
3.020
1.700
2.950
0.041
0.000
0.041
0.012
0.004
0.111
0.059
0.104
0.049
0.004
0.045
0.020
0.008
0.119
0.067
0.116
1.800
0.300
2.000
0.600
0.071
0.012
0.079
0.024
0°
8°
0°
6°
DS3011B-page18
0.95 (BSC)
0.037 (BSC)
© 2009 Fremont Micro Devices Inc.
FT24C02A
TSOT-23-5 PACKAGE OUTLINE DIMENSIONS
Symbol
Dimensions In Millimeters
Dimensions In Inches
Min
Max
Min
Max
A
A1
A2
b
c
D
E
E1
e
e1
L
0.700
0.000
0.700
0.350
0.080
2.820
1.600
2.650
0.900
0.100
0.800
0.500
0.200
3.020
1.700
2.950
0.028
0.000
0.028
0.014
0.003
0.111
0.063
0.104
0.035
0.004
0.031
0.020
0.008
0.119
0.067
0.116
0.300
0.600
0.012
0.024
0°
8°
0°
8°
0.95 (BSC)
1.90 (BSC)
© 2009 Fremont Micro Devices Inc.
0.037 (BSC)
0.075 (BSC)
DS3011B-page19
FT24C02A
APPENDIX A:REVISION HISTORY
Version A: The original datasheet for FT24C02A.
* Information furnished is believed to be accurate and reliable. However, Fremont Micro Devices, Incorporated (BVI)
assumes no responsibility for the consequences of use of such information or for any infringement of patents of
other rights of third parties which may result from its use. No license is granted by implication or otherwise under
any patent rights of Fremont Micro Devices, Incorporated (BVI). Specifications mentioned in this publication are
subject to change without notice. This publication supersedes and replaces all information previously supplied.
Fremont Micro Devices, Incorporated (BVI) products are not authorized for use as critical components in life support
devices or systems without express written approval of Fremont Micro Devices, Incorporated (BVI). The FMD logo is
a registered trademark of Fremont Micro Devices, Incorporated (BVI). All other names are the property of their
respective owners.
DS3011B-page20
© 2009 Fremont Micro Devices Inc.