0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CPPLC4-LT7PP

CPPLC4-LT7PP

  • 厂商:

    CARDINALCOMPONENTS

  • 封装:

    DIP-8

  • 描述:

    可编程晶振 3.3V DIP-8

  • 详情介绍
  • 数据手册
  • 价格&库存
CPPLC4-LT7PP 数据手册
Rev C Field Programmable Crystal Oscillator Series:CPPL Features Applications • Driving A/Ds, D/As, FPGAs Digital Video Ethernet, GbE Medical Storage Area Networking COTS Broad Band Access SONET/ SDH/ DWDM Test & Measurement • • • • Programmed in the field with the PG-3200 oscillator programming instrument within seconds. Factory Programmable Can be programmed twice Standard Package Options Ultra low jitter @ 1 million samples MSL: 1 Part Numbering Example: CPPL C 1 L Z A5 B6 xxx.xxxx TS SERIES OUTPUT PACKAGE STYLE VOLTAGE ADDED FEATURES OPERATING TEMP. STABILITY FREQUENCY TRI-STATE CPPL C=CMOS 1 = Full Size Blank=5.0V Blank=Cut Tape Blank=0°C ~ +70°C B6=±100ppm 0.500~133.000MHz TS=Tri-State T=TTL 4 = Half Size L=3.3V B=Bulk A3=-55°C ~ +125°C BP=±50ppm 5 = 5X3.2 Ceramic R=2.7V T=Tube A5=-20°C ~ +70°C BR=±25ppm Z=Tape and Reel A7=-40°C ~ +85°C 7 = 5X7 Ceramic PD=PowerDwn Specifications: Description Min Typ Max Unit Frequency Range: Programmable to any discrete frequency 0.500 133 MHz Available Stability Options: -100 +100 PPM -50 +50 -25 +25 Programmable Supply Voltage: (1-133 MHz) 4.5 5.0 5.5 V (1-100 MHz) 3.0 3.3 3.6 V (1-66.0 MHz) 2.5 2.7 3.0 V -55 +125 °C -20 +70 °C -40 +85 °C -55 +125 °C ±5 PPM/Year Operating Temperature Range Options: Storage Temperature: Aging: Ta=°25C,Vdd=5V/3.3V Programmable Output Level: Operating Conditions: CMOS/TTL Description Min Max Unit 2.7 5.5 V VDD Supply Voltage CTTL Max capacitive load on outputs for TTL levels 4.5V-5.5V VDD, ≤ 40 MHz 4.5V-5.5V VDD, 40 - 133 MHz 50 25 pF pF Max capacitive load on outputs for CMOS levels 4.5V-5.5V VDD, ≤ 66 MHz 4.5V-5.5V VDD, 66 - 133 MHz 3.0V-3.6V VDD, ≤ 40 MHz 3.0V-3.6V VDD, 40 - 100 MHz 2.5-3.0V VDD, ≤ 66 MHz 50 25 30 15 25 pF pF pF pF pF CCMOS Cardinal Components 1801 Broadway Street Charlottesville, VA 22902 TEL: (973)785-1333 E-MAIL: sales@cardinalxtal.com WEB: http://www.cardinalxtal.com Pg 1 Rev C Field Programmable Crystal Oscillator Series:CPPL Output Clock Switching Characteristics: Description Test Conditions Min Typ Max Unit Duty Cycle: ≤ 50 MHz, CL = 50 pF 45 - 55 % TTL @ 1.4V 50 - 66 MHz, CL = 15 pF 45 - 55 % 4.5-5.5 VDD 66 - 125 MHz, CL = 25 pF 40 - 60 % 125 - 133 MHz, CL = 15 pF 40 - 60 % ≤ 66 MHz, CL ≤ 25 pF 45 - 55 % CMOS @ VDD/2 66 - 125 MHz, CL ≤ 25 pF 40 - 60 % 4.5-5.5 VDD 125 - 133 MHz, CL ≤ 15 pF 60 - 60 % 3.0-3.6 VDD ≤ 40 MHz, CL ≤ 30 pF 45 - 55 40 - 100 MHz, CL ≤ 15 pF 40 - 60 Duty Cycle: Rise/Fall: % % 0.8V - 2.0V, 4.5 - 5.5 VDD, CL = 50 pF 1.8 ns 0.8V - 2.0V, 4.5 - 5.5 VDD, CL = 25 pF 1.2 ns 0.8V - 2.0V, 4.5 - 5.5 VDD, CL = 15 pF 0.9 ns 0.2V - 0.8 * VDD, 4.5 - 5.5 VDD, CL = 50 pF 3.4 ns 0.2V - 0.8 * VDD, 3.0 - 3.6 VDD, CL = 30 pF 4.0 ns 0.2V - 0.8 * VDD, 3.0 - 3.6 VDD, CL = 15 pF 2.4 ns - 2 ms T/2 T+10 ns 10 15 ns T/2 T+10 ns 10 15 ns T = Frequency Oscillator Period T 1.5*T+25 ns RMS Period Jitter 1-133.00 MHz 8 11 ps Peak to Peak* ≤ 33.000 MHz 65 99 ps > 33.000 MHz 65 80 ps Start Up Time Power Down Delay Time Synchronous From Power On - PWR_DOWN pin LOW to output Hi-Z, T = Frequency Oscillator Period Asynchronous Output Disable Time Synchronous OE pin LOW to output Hi-Z, T = Frequency Oscillator Period Asynchronous Output Enable Time * Jitter Tested at > 1,000,000 samples, exceeding JEDEC std JESD65 Cardinal Components 1801 Broadway Street Charlottesville, VA 22902 TEL: (973)785-1333 E-MAIL: sales@cardinalxtal.com WEB: http://www.cardinalxtal.com Pg 2 Rev C Field Programmable Crystal Oscillator Series:CPPL Electrical Characteristics: Description Test Conditions Min Typ Max Unit VDD = 5.0 V - - 0.8 V VDD = 3.3 V - - 0.2 * VDD V VDD = 2.7 V - - 0.2 * VDD V VDD = 5.0 V 2.0 - - V VDD = 3.3 V 0.7 * VDD - - V IIL, Input Low Current VIN = 0 V - - 10 µA IIH, Input High Current VIN = VDD - - 5 µA VDD = 5.0 V, IOL = 16mA - - 0.4 V VDD = 3.3 V, IOL = 8mA - - 0.4 V VIHTTL, High-Level Output Voltage VDD = 5.0 V, IOL = -16mA 2.4 - - V VIHCMOS, High-Level Output Voltage VDD = 5.0 V, IOL = -16mA VDD-0.4 - - V VDD = 3.3 V, IOL = -8mA VDD-0.4 - - V Power Supply Current: VDD = 5.0 V , FO ≤ 133 MHz - - 45 mA (Unloaded) VDD = 3.3 V , FO ≤ 100 MHz - - 25 mA VDD = 2.7 V , FO ≤ 66.0 MHz - - 20 mA - 10 50 µA - 20 - µA Input Characteristics (Pin 1): VIL, Low-Level Input Voltage (To Tri-State or Power Down) VIH, High-Level Input Voltage (To Enable Output or Open) Output Characteristics: VOL, Low-Level Output Voltage Standby Current: Tri-State Leakage Current VDD = 5.0 V Output Enable Mode: Output is Tri-Stated Power Down Mode: Output is Tri-Stated Cardinal Components 1801 Broadway Street Charlottesville, VA 22902 TEL: (973)785-1333 E-MAIL: sales@cardinalxtal.com WEB: http://www.cardinalxtal.com Pg 3 Rev C Field Programmable Crystal Oscillator *Note: Series:CPPL REQUIRED Bypass VDD to GND with a 0.01μF capacitor Style 1 Style 5 Recommended Solder Pad Layout Cardinal Components 1801 Broadway Street Charlottesville, VA 22902 Full Size 14 pin DIP Style 4 Half Size 8 pin DIP Pin # Function Pin # Function 1 Control 1 Control 7 GND 4 GND 8 Output 5 Output 14 VDD 8 VDD 3.2x5 Ceramic SMD Style 7 5x7 Ceramic SMD Pin # Function Pin # Function 1 Control 1 Control 2 GND 2 GND 3 Output 3 Output 4 VDD 4 VDD Recommended Solder Pad Layout TEL: (973)785-1333 E-MAIL: sales@cardinalxtal.com WEB: http://www.cardinalxtal.com Pg 4
CPPLC4-LT7PP
物料型号:CPPL

器件简介:这是一个可在现场编程的晶体振荡器,使用PG-3200振荡器编程工具在几秒内完成编程。

引脚分配:文档中提供了不同封装样式的引脚分配,例如Style 1 Full Size 14 pin DIP和Style 4 Half Size 8 pin DIP等。

参数特性:包括频率范围、供电电压、工作温度范围、老化率、输出电平、负载电容等。

功能详解:文档详细描述了输出时钟开关特性,包括占空比、上升/下降时间、启动时间、电源关闭延迟时间等。

应用信息:适用于驱动模数转换器、数模转换器、FPGAs、数字视频、以太网、医疗存储区域网络等。

封装信息:提供了不同封装样式的尺寸信息,如Style 1的14 pin DIP和Style 5的3.2x5 Ceramic SMD等。
CPPLC4-LT7PP 价格&库存

很抱歉,暂时无法提供与“CPPLC4-LT7PP”相匹配的价格&库存,您可以联系我们找货

免费人工找货