0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
210-251

210-251

  • 厂商:

    DIGILENT(迪芝伦)

  • 封装:

    -

  • 描述:

    210-251

  • 数据手册
  • 价格&库存
210-251 数据手册
1300 Henley Court Pullman, WA 99163 509.334.6306 www.digilentinc.com JTAG-SMT2™ Programming Module for Xilinx® FPGAs Revised November 21, 2017 This manual applies to the JTAG-SMT2 rev. D Overview The Joint Test Action Group (JTAG)-SMT2 is a compact, complete, and fully self-contained surface-mount programming module for Xilinx field-programmable gate arrays (FPGAs). The module can be accessed directly from all Xilinx Tools, including iMPACT, Chipscope™, eFuse, Vivado, and EDK. Users can load the module directly onto a target board and reflow it like any other component. The JTAG-SMT2 uses a 3.3V main power supply and a separate Vref supply to drive the JTAG signals. All JTAG signals use high speed, 24mA, three-state buffers that allow signal voltages from 1.8V to 5V and bus speeds of up to 30MBit/sec. The JTAG bus can be shared with other devices as systems hold JTAG signals at high-impedance, except when actively driven during programming. The SMT2 module is CE certified and fully compliant with EU RoHS and REACH directives. The module uses a standard Type-A to Micro-USB cable available for purchase from Digilent, Inc. Features include: • • • • • • GND 1 11 Vdd (3.3V) TCK 2 10 GND TDI 3 9 VREF TMS 4 8 TDO 7 GPIO2 6 GPIO1 5 GPIO0 JTAG-SMT2. • • • • • Small, complete, all-in-one JTAG programming/debugging solution for Xilinx FPGAs Compatible with all Xilinx Tools Compatible with IEEE 1149.7-2009 Class T0 – Class T4 (includes 2-Wire JTAG) GPIO pin allows debugging software to reset the processor core of Xilinx’s Zynq® platform Single 3.3V supply Separate Vref drives JTAG signal voltages; Vref can be any voltage between 1.8V and 5V. High-Speed USB2 port that can drive JTAG/SPI bus at up to 30Mbit/sec (frequency settable by user) SPI programming solution (modes 0 and 2 up to 30Mbit/sec, modes 1 and 3 up to 2Mbit/sec) Uses micro-AB USB2 connector Small form-factor surface-mount module can be directly loaded on target boards A similar circuit is available as a stand-alone programming cable; see Digilent’s JTAG-HS2. Users can connect JTAG signals directly to the corresponding FPGA signals, as shown in Fig. 1. For best results, mount the module adjacent to the edge of the host PCB over a ground plane. Although users may run signal traces The JTAG-SMT2 on top of the host PCB beneath the SMT2, Digilent recommends keeping the area immediately beneath the SMT2 clear. Note: Keep the impedance between the SMT2 and FPGA below 100 Ohms to operate the JTAG at maximum speed. DOC#: 502-251 Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarks of their respective owners. Page 1 of 12 JTAG -SMT2™ Programming Module for Xilinx® FPGAs 3.3V Vdd VREF USB2 Port 11 TMS TCK 2 TDI 3 TDO GND Vdd 9 4 3.3V VIO VIO VREF TMS USB2 Port TCK TDI 8 TDO 1 JTAG-SMT2 9 VIO TMS SS TCK 2 SCK TDI 3 MOSI GND FPGA VIO 4 TDO GND 11 8 MISO 1 GND JTAG-SMT2 FPGA Figure 1. JTAG-SMT2 port connections. The SMT2 improves upon the SMT1 with the addition of three general purpose IO pins (GPIO0 – GPIO2) and support for interfacing IEEE 1149.7-2009 JTAG targets in both 2 and 4-wire modes. Figure 2. SMT2 SPI port connections. In addition to supporting JTAG, the JTAG-SMT2 also features eight highly configurable Serial Peripheral Interface (SPI) ports that allow communication with virtually any SPI peripheral (see Fig. 2). All eight SPI ports share the same SCK, MOSI, and MISO pins, so users may enable only one port at any given time. Table 1 summarizes the features supported by each port. The HS2 supports SPI modes 0, 1, 2, and 3. Chip Select Signal Port Number 0 TMS/CS0 1 2 GPIO0/CS1 3 4 GPIO1/CS2 5 6 GPIO2/CS3 7 SPI Mode 0 2 0 1 2 3 0 2 0 1 2 3 0 2 0 1 2 3 0 2 0 1 2 3 Shift LSB First Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Shift MSB First Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Selectable SCK Frequency Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarksTable of their 1. respective Supportedowners. features. Max SCK Frequency Min SCK Frequency Inter-byte Delay 30 MHz 30 MHz 2.066 MHz 2.066 MHz 2.066 MHz 2.066 MHz 30 MHz 30 MHz 2.066 MHz 2.066 MHz 2.066 MHz 2.066 MHz 30 MHz 30 MHz 2.066 MHz 2.066 MHz 2.066 MHz 2.066 MHz 30 MHz 30 MHz 2.066 MHz 2.066 MHz 2.066 MHz 2.066 MHz 8 KHz 8 KHz 485 KHz 485 KHz 485 KHz 485 KHz 8 KHz 8 KHz 485 KHz 485 KHz 485 KHz 485 KHz 8 KHz 8 KHz 485 KHz 485 KHz 485 KHz 485 KHz 8 KHz 8 KHz 485 KHz 485 KHz 485 KHz 485 KHz 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS 0 – 1000 µS Page 2 of 12 JTAG -SMT2™ Programming Module for Xilinx® FPGAs Note: The Xilinx Tools expect GPIO2/CS3 to be connected to the SRST_B pin on a Zynq chip. As a result, SPI ports 6 and 7 may not be used for SPI communication if the Xilinx Tools are going to be used to communicate with the SMT2. 1 Software Support In addition to working seamlessly with all Xilinx Tools, which includes iMPACT, ChipScope, eFuse, Vivado, and EDK, Digilent’s Adept software and the Adept software development kit (SDK) support the SMT2 module. For added convenience, customers may freely download the SDK from Digilent’s website. This Adept software includes a fullfeatured programming environment and a set of public application programming interfaces (API) that allow user applications to directly drive the JTAG chain. With the Adept SDK, users can create custom applications that will drive JTAG ports on virtually any device. Users may utilize the APIs provided by the SDK to create applications that can drive any SPI device supporting those modes. Please see the Adept SDK reference manual for more information. 2 IEEE 1149.7-2009 Compatibility The JTAG-HS2 supports several scan formats, including the JScan0-JScan3, MScan, and OScan0 - OScan7. It is capable of communicating in 4-wire and 2-wire scan chains that consist of Class T0 – T4 JTAG Target Systems (TS) (see Figs. 3 & 4). Host + JTAG-SMT2 (DTS) TMS TMS TDI TDI TCK TCK TMS TDO Target System 0 TDI TCK TMS TDO Target System 1 TDI TCK TDO Target System N TDO Figure 3. 4-Wire series topology. Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarks of their respective owners. Page 3 of 12 JTAG -SMT2™ Programming Module for Xilinx® FPGAs 4-Wire Star Topology Host + JTAG-SMT2 (DTS) 2-Wire Star Topology TMS TMSC TDI TCK TDIC Target TCKC System 0 TDO TDOC Host + JTAG-SMT2 (DTS) TMS TDI TCK TDO TMSC TDIC Target TCKC System 0 TDOC TMSC TMSC TDIC Target TCKC System 1 TDOC TDIC Target TCKC System 1 TDOC TMSC TMSC TDIC Target TCKC System N TDOC TDIC Target TCKC System N TDOC Figure 4. 4-Wire and 2-Wire star topology. The IEEE 1149.7-2009 specification requires any device that functions as a debug and test system (DTS) to provide a pull-up bias on the TMS and TDO pins. In order to meet this requirement, the JTAG-SMT2 features weak pull-ups (100K ohm) on the TMS, TDI, TDO, and TCK signals. Though not required in the specifications, the pull-ups on the TDI and TCK signals ensure that neither signal floats while another source is not driving them (see Fig. 5). VREF Output Pin (TMS, TDI, TCK) 100K JtagEN 100K VREF Input Pin (TDO) Figure 5. Pull-ups on TMS, TDI, TDO, and TCK signals. Users should place a current limiting resistor between the TMS pin of the SMT2 and the TMSC pin of the TS when using the JTAG-SMT2 to interface with an 1149.7 compatible TS. If a drive conflict occurs, this resistor should prevent damage to components by limiting the amount of current flowing between the pins of each device. A 200 ohm resistor will limit the maximum current to 16.5mA when using a 3.3V reference (see Figs. 6 & 7). While this level of resistance should be sufficient for most applications, the value of the resistor may need to be adjusted to meet the requirements of the TS. In most cases users can avoid a drive conflict by having applications that use the SMT2 communicate with the TS in two-wire mode. Use the applications to reconfigure the TS to use the JScan0, JScan1, JScan2, or JScan3 scan format prior to disabling the SMT2’s JTAG port. Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarks of their respective owners. Page 4 of 12 JTAG -SMT2™ Programming Module for Xilinx® FPGAs VIO 3.3V VIO VIO 200 VDD VREF TMS TMSC JTAGSMT2 TDI TDIC TDO TDOC GND TCK TCKC 1149.7 Target System GND Figure 6. Adding a current limiting resistor. VIO 3.3V VIO 200 VDD VREF VIO TMS TMSC JTAGSMT2 TDI TDIC TDO TDOC GND TCK TCKC 1149.7 Target System GND Figure 7. 200 Ohm resistor limiting current flow. The Adept SDK provides an example application that demonstrates how to communicate with a Class T4 TAP controller using the MScan, OScan0, and OScan1 scan formats. 3 GPIO Pins The JTAG-SMT2 has three general purpose IO pins (GPIO0, GPIO1, and GPIO2) that are useful for a variety of different applications. Each pin features high speed, three-state input and output buffers. At power up, the JTAGSMT2 disables these output buffers and places the signals in a high-impedance state. Each signal remains in a high-impedance state until a host application enables DPIO port 0 and configures the applicable pin as an output. When the host application disables DPIO port 0, all GPIO pins revert to a high-impedance state. Weak pull-ups (100K ohm) ensure that the GPIO signals do not float while not being actively driven (see Fig. 8). 100K VREF IO Pin (GPIO0, GPIO1, GPIO2) OEGPIOx Figure 8. GPIO signals. Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarks of their respective owners. Page 5 of 12 JTAG -SMT2™ Programming Module for Xilinx® FPGAs When customers use the JTAG-SMT2 to interface the scan chain of Xilinx’s Zynq platform, they should connect the GPIO2 pin of the SMT2 to the Zynq’s PS_SRST_B pin. This connection allows the Xilinx Tools to reset the Zynq’s processor core at various times during debugging operations. Please see the following “Application Examples” section for more information. Note: The Xilinx tools expect GPIO2 to be connected to the SRST_B pin on a Zynq chip. As a result, GPIO2 may not be used as a general purpose I/O if the Xilinx Tools are going to be used to communicate with the SMT2. Note: DPIO port 0 can only be used while both JTAG and SPI are disabled. 4 Application Examples Example 1: Interfacing a Zynq-7000 when VCCO_0 and VCCO_MIO1 use a common supply Figure 9demonstrates how to connect the JTAG-SMT2 to Xilinx’s Zynq-7000 silicon when the same voltage supplies both the VCCO_0 (Programmable Logic Bank 0 Power Supply) and the VCCO_MIO1 (Processor MIO Bank 1 Power Supply). In this case the SMT2 has a 100K pull-up to VREF, which operates at the same voltage as VCCO_MIO1. This similar voltage makes it possible to eliminate the external pull-up that is normally required for the PS_SRST_B pin. VCCO 3.3V VCCO VDD VREF TMS TDI TDO JTAGTCK SMT2 GPIO0 GPIO1 GPIO2 GND VCCO_MIO1 VCCO_0 TMS TDI TDO ZYNQTCK 7000 PS_SRST_B GND Figure 9. Connecting the JTAG-SMT2 to Xilinx’s Zynq-7000. Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarks of their respective owners. Page 6 of 12 JTAG -SMT2™ Programming Module for Xilinx® FPGAs Example 2: Interfacing a Zynq-7000 that uses different voltages for VCCO_0 and VCCO_MIO1 Figure 10 demonstrates how to connect the JTAG-SMT2 to Xilinx’s Zynq-7000 silicon when different voltages supply the VCCO_0 (Programmable Logic Bank 0 Power Supply) and VCCO_MIO1 (Processor MIO Bank 1 Power Supply). If the Zynq’s JTAG pins are operating at a different voltage than the PS_SRST_B, it requires an external buffer to adjust the level of the GPIO2 signal. The example in Fig. 10 demonstrates the use of an open drain buffer to allow for the possibility of adding a reset button. VCCO_MIO1 3.3V VCCO_0 VCCO_MIO1 VCCO_0 TMS TDI TDO ZYNQTCK 7000 VCCO_0 VDD VREF TMS TDI TDO JTAGTCK SMT2 GPIO0 GPIO1 GPIO2 VCCO_MIO1 PS_SRST_B GND GND 10K Optional Reset Button Figure 10. Use of an open drain buffer. Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarks of their respective owners. Page 7 of 12 JTAG -SMT2™ Programming Module for Xilinx® FPGAs Example 3: Interfacing a Zynq-7000 while retaining the Xilinx JTAG Header Figure 11 below demonstrates how to connect the JTAG-SMT2 to Xilinx’s Zynq-7000 silicon alongside Xilinx’s 14-pin JTAG header. In this example the open drain buffers allow both the SMT2 and Xilinx JTAG Header to drive the PS_SRST_B pin, which may operate a different voltage than the Zynq’s JTAG pins. Xilinx JTAG Header VCCO_0 100 1 2 3 4 5 6 7 8 9 10 11 12 13 14 100 50 100 VCCO_MIO1 3.3V VCCO_0 VCCO_MIO1 VCCO_0 TMS TDI TDO ZYNQTCK 7000 VCCO_0 VDD VREF TMS TDI TDO JTAGTCK SMT2 GPIO0 GPIO1 GPIO2 VCCO_MIO1 PS_SRST_B GND GND 10K Optional Reset Button VCCO_0 VCCO_MIO1 10K Jumper Figure 11. Open drain buffers allowing the SMT2 and JTAG Header to drive the PS_SRST_B pin. Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarks of their respective owners. Page 8 of 12 JTAG -SMT2™ Programming Module for Xilinx® FPGAs 5 Mechanical Information 5mm 10 9 8 19.5mm 5mm 2.2mm 2.45 mm 21.75mm 6 PCB Edge Electrical Keepout 3.5mm 2.2mm 2.6mm 7 6.2mm 3.0mm 4.75mm 11 Electrical Keepout 6.2mm 5 4mm 1 2 3.5mm 3 4 3.0mm 2.6mm 15mm Recommended PCB Land Pattern 22.75mm 10 9 8 5.75mm 11 6 5mm 1 2 3mm 3 4 5 4mm 21.5mm 5mm 7 Pads on bottom PCB surface 2mm 2mm SMT2 Top View Note: PCB dimensions have a tolerance of +/- 0.13mm. Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarks of their respective owners. Page 9 of 12 JTAG -SMT2™ Programming Module for Xilinx® FPGAs 6 Absolute Maximum Ratings Symbol Parameter Condition Min Max Unit Vdd Operating supply voltage -0.3 4.0 V Vref I/O reference/supply voltage -0.3 6 V VIO Signal Voltage -0.3 6 V IIK,IOK TMS, TCK, TDI, TDO, GPIO0, GPIO1, GPIO2 DC Input/Output Diode Current IOUT DC Output Current TSTG Storage Temperature ESD 7 VIO < -0.3V -50 VIO > 6V +20 mA ±50 mA +60 ºC Human Body Model JESD22-A114 4000 V Charge Device Model JESD22-C101 2000 V -10 DC Operating Characteristics Symbol Parameter Min Typ Max Unit Vdd Operating supply voltage 2.97 3.3 3.63 Volts Vref I/O reference/supply voltage 1.65 2.5/3.3 5.5 Volts TDO, GPIO0, GPIO1, GPIO2 Input High Voltage (VIH) 1.62 5.5 Volts Input Low Voltage (VIL) 0 0.65 Volts TMS, TCK, TDI, GPIO0, GPIO1, GPIO2 Output High (VOH) 0.85 x Vref 0.95 x Vref Vref Volts Output Low (VOL) 0 0.05 x Vref 0.15 x Vref Volts TA Operating Temperature -85 ºC -40 Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarks of their respective owners. Page 10 of 12 JTAG -SMT2™ Programming Module for Xilinx® FPGAs 8 AC Operating Characteristics The JTAG-SMT2’s JTAG signals operate according to the timing diagram in Fig. 12. The SMT2 supports JTAG/TCK frequencies from 30 MHz to 8 KHz at integer divisions of 30 MHz from 1 to 3750. Common frequencies include 30 MHz, 15 MHz, 10 Mhz, 7.5 MHz, and 6 MHz (see Table 2). The JTAG/TCK operating frequency can be set within the Xilinx Tools. Note: Please refer to Xilinx’s iMPACT documentation for more information. TCK TCKL TCKH TCK THD TSETUP TDO TCD_TMS TMS TCD_TDI TDI Symbol Parameter Min Max TCK TCK period 30ns 125µs TCKH, TCKL TCLK pulse width 15ns 62.5µs TCD_TMS TCLK to TMS -0.5ns 12.35ns TCD_TDI TCLK to TDI -0.5ns 8.15ns TSETUP TDO Setup time 15.8ns THD TDO Hold time 0ns Table 2. JTAG signal timing. Note: these parameters are specified for Vref = 3.3V. Figure 12. Timing diagram. Noteoajfojeafa . 9 Note Mounting to Host PCBs The JTAG-SMT2 module has a moisture sensitivity level (MSL) of 6. Prior to reflow, the JTAG-SMT2 module must be dried by baking it at 125° C for 17 hours. Once this process has been completed, the module has a MSL of 3 and is suitable for reflow for up to 168 hours without additional drying. The factory finishes the JTAG-SMT2 signal pads with the ENIG process using 2u” gold over 150u” electroless nickel. This makes the SMT2 compatible with most mounting and reflow processes (see Fig. 13). The binding force of the solder is sufficient to hold the SMT2 firmly in place so mounting should require no additional adhesives. Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarks of their respective owners. Page 11 of 12 JTAG -SMT2™ Programming Module for Xilinx® FPGAs Limit time above 205°C to less than 110s Figure 13. JTAG-SMT2 reflow temperature over time. 10 Packaging Digilent ships small quantities of less than 45 per order individually packaged in antistatic bags. Digilent will pack and ship larger quantities in groups of 45 positioned in an antistatic bubble tray (see Fig. 14). 35cm 28cm Figure 14. JTAG-SMT2 shipping arrangement. Copyright Digilent, Inc. All rights reserved. Other product and company names mentioned may be trademarks of their respective owners. Page 12 of 12
210-251 价格&库存

很抱歉,暂时无法提供与“210-251”相匹配的价格&库存,您可以联系我们找货

免费人工找货