PDTB113/123/143/114EQA
series
50 V, 500 mA PNP resistor-equipped transistors
Rev. 1 — 30 March 2016
Product data sheet
1. Product profile
1.1 General description
PNP Resistor-Equipped Transistor (RET) family in a leadless ultra small DFN1010D-3
(SOT1215) Surface-Mounted Device (SMD) plastic package with visible and solderable
side pads.
Table 1.
Product overview
Type number
R1
R2
Package Nexperia NPN complement
PDTB113EQA
1 k
1 k
PDTB123EQA
2.2 k
2.2 k
DFN1010D-3
(SOT1215)
PDTD113EQA
PDTD123EQA
PDTB143EQA
4.7 k
4.7 k
PDTD143EQA
PDTB114EQA
10 k
10 k
PDTD114EQA
1.2 Features and benefits
500 mA output current capability
Built-in bias resistors
10% resistor ratio tolerance
Simplifies circuit design
Reduces component count
Reduced pick and place costs
Low package height of 0.37 mm
Suitable for Automatic Optical
Inspection (AOI) of solder joint
AEC-Q101 qualified
1.3 Applications
Digital applications
Cost saving alternative for
BC807/BC817 series in digital
applications
Controlling IC inputs
Switching loads
1.4 Quick reference data
Table 2.
Quick reference data
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
VCEO
collector-emitter voltage
open base
-
-
50
V
IO
output current
-
-
500
mA
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
2. Pinning information
Table 3.
Pinning
Pin
Symbol
Description
1
I
input (base)
2
GND
GND (emitter)
Simplified outline
Graphic symbol
O
1
3
O
output (collector)
4
O
output (collector)
R1
I
4
3
R2
GND
2
aaa-019606
Transparent top view
3. Ordering information
Table 4.
Ordering information
Type number
PDTB113EQA
PDTB123EQA
PDTB143EQA
Package
Name
Description
Version
DFN1010D-3
plastic thermal enhanced ultra thin small outline
package; no leads; 3 terminals;
body: 1.1 1.0 0.37 mm
SOT1215
PDTB114EQA
PDTB113_123_143_114EQA_SER
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
2 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
4. Marking
Table 5.
Marking codes
Type number
Marking code
PDTB113EQA
00 00 01
PDTB123EQA
01 01 01
PDTB143EQA
01 01 11
PDTB114EQA
01 10 11
4.1 Binary marking code description
READING
DIRECTION
MARKING CODE
(EXAMPLE)
YEAR DATE
CODE
VENDOR CODE
PIN 1
INDICATION MARK
MARK-FREE AREA
READING EXAMPLE:
11
01
10
aaa-008041
Fig 1.
SOT1215 binary marking code description
5. Limiting values
Table 6.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
PDTB113_123_143_114EQA_SER
Product data sheet
Symbol
Parameter
Conditions
Min
Max
Unit
VCBO
collector-base voltage
open emitter
-
50
V
VCEO
collector-emitter voltage
open base
-
50
V
VEBO
emitter-base voltage
open collector
-
10
V
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
3 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
Table 6.
Limiting values …continued
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol
Parameter
Conditions
Min
Max
Unit
VI
input voltage
PDTB113EQA
10
+10
V
PDTB123EQA
12
+10
V
PDTB143EQA
30
+10
V
PDTB114EQA
50
+10
V
-
500
mA
[1]
-
325
mW
[2]
-
575
mW
[3]
-
525
mW
[4]
-
940
mW
output current
IO
total power dissipation
Ptot
Tamb 25 C
Tj
junction temperature
-
150
C
Tamb
ambient temperature
55
+150
C
Tstg
storage temperature
65
+150
C
[1]
Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated and standard
footprint.
[2]
Device mounted on an FR4 PCB, single-sided copper, tin-plated; mounting pad for collector 1 cm2.
[3]
Device mounted on an FR4 PCB, 4-layer copper, tin-plated and standard footprint.
[4]
Device mounted on an FR4 PCB, 4-layer copper, tin-plated; mounting pad for collector 1 cm2.
aaa-020277
1
(1)
Ptot
(W)
0.8
0.6
(2)
(3)
0.4
(4)
0.2
0
-75
-25
25
75
125
175
Tamb (ºC)
(1) FR4 PCB, 4-layer copper, 1 cm2
(2) FR4 PCB, single-sided copper, 1 cm2
(3) FR4 PCB, 4-layer copper, standard footprint
(4) FR4 PCB, single sided copper, standard footprint
Fig 2.
PDTB113_123_143_114EQA_SER
Product data sheet
Power derating curves
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
4 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
6. Thermal characteristics
Table 7.
Thermal characteristics
Symbol
Parameter
Conditions
thermal resistance from junction
to ambient
Rth(j-a)
in free air
Min
Typ
Max
Unit
[1]
-
-
385
K/W
[2]
-
-
218
K/W
[3]
-
-
239
K/W
[4]
-
-
133
K/W
-
-
40
K/W
thermal resistance from junction
to solder point
Rth(j-sp)
[1]
Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated and standard footprint.
[2]
Device mounted on an FR4 PCB, single-sided copper, tin-plated; mounting pad for collector 1 cm2.
[3]
Device mounted on an FR4 PCB, 4-layer copper, tin-plated and standard footprint.
[4]
Device mounted on an FR4 PCB, 4-layer copper, tin-plated; mounting pad for collector 1 cm2.
aaa-020278
103
duty cycle = 1
Zth(j-a)
(K/W)
0.75
0.5
0.33
102
0.2
0.1
0.05
10
0.02
0.01
0
1
10-5
10-4
10-3
10-2
10-1
1
10
102
103
tp (s)
FR4 PCB, single-sided copper, tin-plated and standard footprint.
Fig 3.
Transient thermal impedance from junction to ambient as a function of pulse duration; typical values
PDTB113_123_143_114EQA_SER
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
5 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
aaa-020279
103
Zth(j-a)
(K/W)
duty cycle = 1
0.75
102
0.5
0.33
0.2
0.1
0.05
10
0.02
0.01
0
1
10-5
10-4
10-3
10-2
10-1
1
10
102
103
tp (s)
FR4 PCB, single-sided copper, tin-plated, mounting pad for collector 1 cm2.
Fig 4.
Transient thermal impedance from junction to ambient as a function of pulse duration; typical values
aaa-020281
103
Zth(j-a)
(K/W)
duty cycle = 1
0.75
102
0.5
0.33
0.2
0.1
0.05
10
0.02
0.01
0
1
10-5
10-4
10-3
10-2
10-1
1
10
102
103
tp (s)
FR4 PCB, 4-layer copper, tin-plated and standard footprint.
Fig 5.
Transient thermal impedance from junction to ambient as a function of pulse duration; typical values
PDTB113_123_143_114EQA_SER
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
6 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
aaa-020280
103
Zth(j-a)
(K/W)
duty cycle = 1
102
0.75
0.5
0.33
0.2
0.1
10
0.05
0.02 0.01
0
1
10-5
10-4
10-3
10-2
10-1
1
10
102
103
tp (s)
FR4 PCB, 4-layer copper, tin-plated; mounting pad for collector 1 cm2
Fig 6.
Transient thermal impedance from junction to ambient as a function of pulse duration; typical values
PDTB113_123_143_114EQA_SER
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
7 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
7. Characteristics
Table 8.
Characteristics
Tamb = 25 C unless otherwise specified.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
ICBO
collector-base cut-off
current
VCB = 50 V; IE = 0 A
-
-
100
nA
ICEO
collector-emitter cut-off VCE = 50 V; IB = 0 A
current
-
-
0.5
A
IEBO
emitter-base cut-off current
-
-
4
mA
PDTB123EQA
-
-
2
mA
PDTB143EQA
-
-
0.9
mA
PDTB114EQA
-
-
0.4
mA
33
-
-
PDTB123EQA
40
-
-
PDTB143EQA
60
-
-
PDTB113EQA
VEB = 5 V; IC = 0 A
DC current gain
hFE
PDTB113EQA
VCE = 5 V; IC = 50 mA
PDTB114EQA
VCEsat
collector-emitter
saturation voltage
VI(off)
off-state input voltage
-
-
-
-
100
mV
VCE = 5 V; IC = 100 A
0.6
1.05
1.5
V
PDTB123EQA
0.6
1.05
1.8
V
PDTB143EQA
0.6
1.05
1.5
V
PDTB114EQA
0.6
1.05
1.5
V
1
1.45
1.8
V
PDTB123EQA
1
1.5
2
V
PDTB143EQA
1
1.7
2.2
V
1
2.2
3
V
PDTB113EQA
0.7
1
1.3
k
PDTB123EQA
1.54
2.2
2.86
k
PDTB143EQA
3.3
4.7
6.1
k
k
PDTB113EQA
VI(on)
70
IC = 50 mA; IB = 2.5 mA
on-state input voltage
PDTB113EQA
VCE = 0.3 V; IC = 20 mA
PDTB114EQA
R1
[1]
bias resistor 1 (input)
PDTB114EQA
R2/R1
bias resistor ratio
Cc
collector capacitance
VCB = 10 V; IE = ie = 0 A; f = 1 MHz
fT
transition frequency
VCE = 5 V; IC = 50 mA; f = 100 MHz
[1]
See section test information for resistor calculation and test conditions.
[2]
Characteristics of built-in transistor.
PDTB113_123_143_114EQA_SER
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
7
10
13
[1]
0.9
1
1.1
-
7
-
pF
[2]
-
150
-
MHz
©
Nexperia B.V. 2017. All rights reserved
8 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
aaa-020282
103
(2)
-0.4
(3)
102
IB (mA) = -3.6
IC
(A)
(1)
hFE
aaa-020283
-0.5
-3.24
-2.88
-2.52
-0.3
-2.16
10
-1.8
-0.2
-1.44
1
-0.1
10-1
-10-1
-1
-10
-102
-1.08
-0.72
0
-103
0
-1
-2
-3
-4
IC (mA)
-5
VCE (V)
VCE = 5 V
Tamb = 25 C
(1) Tamb = 100 C
(2) Tamb = 25 C
(3) Tamb = 40 C
Fig 7.
PDTB113EQA: DC current gain as a function of
collector current; typical values
aaa-020285
-10
VI(on)
(V)
Fig 8.
PDTB113EQA: Collector current as a function
of collector-emitter voltage; typical values
aaa-020286
-10
VI(off)
(V)
(1)
-1
-1
(1)
(2)
(2)
(3)
(3)
-10-1
-10-1
-1
-10
-102
-103
-10-1
-10-1
IC (mA)
VCE = 0.3 V
VCE = 5 V
(1) Tamb = 40 C
(2) Tamb = 25 C
(2) Tamb = 25 C
(3) Tamb = 100 C
(3) Tamb = 100 C
PDTB113EQA: On-state input voltage as a
function of collector current; typical values
PDTB113_123_143_114EQA_SER
Product data sheet
-10
IC (mA)
(1) Tamb = 40 C
Fig 9.
-1
Fig 10. PDTB113EQA: Off-state input voltage as a
function of collector current; typical values
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
9 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
aaa-020284
-10-1
aaa-020287
35
30
Cc
(pF)
25
VCEsat
(V)
(1)
(2)
20
(3)
15
10
5
-10-2
-10
-102
-103
0
-0
-10
-20
-30
-40
-50
VCB (V)
IC (mA)
f = 1 MHz; Tamb = 25 C
IC/IB = 20
(1) Tamb = 100 C
(2) Tamb = 25 C
(3) Tamb = 40 C
Fig 11. PDTB113EQA: Collector-emitter saturation
voltage as a function of collector current;
typical values
PDTB113_123_143_114EQA_SER
Product data sheet
Fig 12. PDTB113EQA: Collector capacitance as a
function of collector-base voltage; typical
values
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
10 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
aaa-020288
103
(1)
hFE
IB (mA) = -3.47
IC
(A)
(2)
-3.14
-2.81
-0.4
(3)
102
aaa-020289
-0.5
-2.48
-2.15
-0.3
-1.82
10
-1.49
-0.2
-1.16
1
-0.83
-0.1
-0.5
10-1
-10-1
-1
-10
-102
-103
0
0
-1
-2
-3
-4
IC (mA)
-5
VCE (V)
VCE = 5 V
Tamb = 25 C
(1) Tamb = 100 C
(2) Tamb = 25 C
(3) Tamb = 40 C
Fig 13. PDTB123EQA: DC current gain as a function of
collector current; typical values
aaa-020291
-10
VI(on)
(V)
Fig 14. PDTB123EQA: Collector current as a function
of collector-emitter voltage; typical values
aaa-020292
-10
VI(off)
(V)
(1)
-1
-1
(1)
(2)
(3)
-10-1
-10-1
-1
-10
-102
(2)
(3)
-103
-10-1
-10-1
IC (mA)
VCE = 0.3 V
VCE = 5 V
(1) Tamb = 40 C
(2) Tamb = 25 C
(2) Tamb = 25 C
(3) Tamb = 100 C
(3) Tamb = 100 C
Fig 15. PDTB123EQA: On-state input voltage as a
function of collector current; typical values
Product data sheet
-10
IC (mA)
(1) Tamb = 40 C
PDTB113_123_143_114EQA_SER
-1
Fig 16. PDTB123EQA: Off-state input voltage as a
function of collector current; typical values
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
11 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
aaa-020290
-10-1
aaa-020293
30
Cc
(pF)
25
VCEsat
(V)
20
(1)
(2)
(3)
15
10
5
-10-2
-10
-102
-103
0
-0
-10
-20
-30
-40
-50
VCB (V)
IC (mA)
f = 1 MHz; Tamb = 25 C
IC/IB = 20
(1) Tamb = 100 C
(2) Tamb = 25 C
(3) Tamb = 40 C
Fig 17. PDTB123EQA: Collector-emitter saturation
voltage as a function of collector current;
typical values
PDTB113_123_143_114EQA_SER
Product data sheet
Fig 18. PDTB123EQA: Collector capacitance as a
function of collector-base voltage; typical
values
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
12 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
aaa-020294
103
aaa-020295
-0.5
IB (mA) = -2.8
IC
(A)
hFE
-0.4
-2.52
-2.24
-1.96
102
(1)
(2)
(3)
-1.68
-0.3
-1.4
-1.12
-0.2
10
-0.84
-0.1
-0.56
-0.28
1
-10-1
-1
-102
-10
-103
0
0
-1
-2
-3
-4
IC (mA)
-5
VCE (V)
VCE = 5 V
Tamb = 25 C
(1) Tamb = 100 C
(2) Tamb = 25 C
(3) Tamb = 40 C
Fig 19. PDTB143EQA: DC current gain as a function of
collector current; typical values
aaa-020298
-102
VI(on)
(V)
Fig 20. PDTB143EQA: Collector current as a function
of collector-emitter voltage; typical values
aaa-020296
-10
VI(off)
(V)
-10
(1)
-1
(2)
(3)
(1)
(2)
(3)
-1
-10-1
-10-1
-1
-10
-102
-103
-104
IC (mA)
VCE = 0.3 V
-10-1
-10-1
VCE = 5 V
(1) Tamb = 40 C
(2) Tamb = 25 C
(2) Tamb = 25 C
(3) Tamb = 100 C
(3) Tamb = 100 C
Fig 21. PDTB143EQA: On-state input voltage as a
function of collector current; typical values
Product data sheet
-10
IC (mA)
(1) Tamb = 40 C
PDTB113_123_143_114EQA_SER
-1
Fig 22. PDTB143EQA: Off-state input voltage as a
function of collector current; typical values
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
13 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
aaa-020297
-10-1
aaa-020299
20
Cc
(pF)
16
VCEsat
(V)
12
(1)
(2)
8
(3)
4
-10-2
-1
-10
-102
-103
0
0
-10
-20
-30
-40
-50
VCB (V)
IC (mA)
f = 1 MHz; Tamb = 25 C
IC/IB = 20
(1) Tamb = 100 C
(2) Tamb = 25 C
(3) Tamb = 40 C
Fig 23. PDTB143EQA: Collector-emitter saturation
voltage as a function of collector current;
typical values
PDTB113_123_143_114EQA_SER
Product data sheet
Fig 24. PDTB143EQA: Collector capacitance as a
function of collector-base voltage; typical
values
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
14 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
aaa-020300
103
aaa-020301
-0.5
IB (mA) = -3.4
IC
(A)
hFE
-3.05
-2.7
-0.4
-2.35
102
-2
-0.3
(1)
(2)
(3)
-1.65
-1.3
-0.2
-0.95
10
-0.6
-0.1
-0.25
1
-10-1
-1
-10
-102
-103
0
0
-1
-2
-3
-4
IC (mA)
-5
VCE (V)
VCE = 5 V
Tamb = 25 C
(1) Tamb = 100 C
(2) Tamb = 25 C
(3) Tamb = 40 C
Fig 25. PDTB114EQA: DC current gain as a function of
collector current; typical values
aaa-020302
-102
VI(on)
(V)
Fig 26. PDTB114EQA: Collector current as a function
of collector-emitter voltage; typical values
aaa-020303
-10
VI(off)
(V)
-10
(1)
-1
(2)
(3)
-1
(1)
(2)
(3)
-10-1
-10-1
-1
-10
-102
-103
-10-1
-10-1
IC (mA)
VCE = 0.3 V
VCE = 5 V
(1) Tamb = 40 C
(2) Tamb = 25 C
(2) Tamb = 25 C
(3) Tamb = 100 C
(3) Tamb = 100 C
Fig 27. PDTB114EQA: On-state input voltage as a
function of collector current; typical values
Product data sheet
-10
IC (mA)
(1) Tamb = 40 C
PDTB113_123_143_114EQA_SER
-1
Fig 28. PDTB114EQA: Off-state input voltage as a
function of collector current; typical values
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
15 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
aaa-020304
-10-1
aaa-020305
10
Cc
(pF)
8
VCEsat
(V)
6
(1)
4
(2)
(3)
2
-10-2
-1
-10
-102
0
-103
-0
-10
-20
-30
-40
-50
VCB (V)
IC (mA)
f = 1 MHz; Tamb = 25 C
IC/IB = 20
(1) Tamb = 100 C
(2) Tamb = 25 C
(3) Tamb = 40 C
Fig 29. PDTB114EQA: Collector-emitter saturation
voltage as a function of collector current;
typical values
Fig 30. PDTB114EQA: Collector capacitance as a
function of collector-base voltage; typical
values
aaa-020306
103
fT
(MHz)
102
10
-10-1
-1
-10
-102
-103
IC (mA)
VCE = 5 V; f = 100 MHz; Tamb = 25 °C
Fig 31. Transition frequency as a function of collector current; typical values of built-in transistor
PDTB113_123_143_114EQA_SER
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
16 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
8. Test information
8.1 Quality information
This product has been qualified in accordance with the Automotive Electronics Council
(AEC) standard Q101 - Stress test qualification for discrete semiconductors, and is
suitable for use in automotive applications.
8.2 Resistor calculation
• Calculation of bias resistor 1 (R1):
V I I2 – V I I1
R1 = ----------------------------------I I2 – I I1
• Calculation method A of bias resistor ratio (R2/R1):
R2 = V I I3 – 1
-----------------------R1
R1 I 13
• Calculation method B of bias resistor ratio (R2/R1):
V I I4 – V I I3
R2
-–1
------- = ----------------------------------R1
R1 I I4 – I 13
n.c.
II1; II2
R1
II3; II4
R2
GND
aaa-020083
Fig 32. Resistor test circuit
PDTB113_123_143_114EQA_SER
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
17 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
8.3 Resistor test conditions
Table 9.
Resistor test conditions
Type number
R1
R2
Test conditions
k
k
II1
II2
II3
II4
PDTB113EQA
[1]
1
1
1.5 mA
1.9 mA
2.20 mA
-
PDTB123EQA
[1]
2.2
2.2
0.7 mA
0.8 mA
0.75 mA
-
PDTB143EQA
[2]
4.7
4.7
1.3 mA
1.5 mA
1.05 mA
1.25 mA
PDTB114EQA
[2]
10
10
0.7 mA
0.8 mA
0.45 mA
0.55 mA
[1]
Uses calculation method A of bias resistor ratio R2/R1
[2]
Uses calculation method B of bias resistor ratio R2/R1
9. Package outline
0.87
0.95
0.75
1
0.95
1.05
2
0.34
0.40
Dimensions in mm
0.17
0.25
0.16
0.24
0.1
3
0.04
max
0.22
0.30
0.245
0.325
0.195
0.275
1.05
1.15
13-03-05
Fig 33. Package outline DFN1010D-3 (SOT1215)
PDTB113_123_143_114EQA_SER
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
18 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
10. Soldering
Footprint information for reflow soldering of DFN1010D-3 package
SOT1215
1.2
0.45 (2x)
0.3
1.1
0.35 (2x)
0.4
0.25 (2x)
0.75
0.3
0.5
1.5
1.4
0.4
0.5
0.4
0.3
0.5
1.3
0.4
0.3
0.4
0.5
1.3
solder land
solder land plus solder paste
occupied area
solder resist
Dimensions in mm
Issue date
12-11-23
13-03-06
sot1215_fr
Fig 34. Reflow soldering footprint DFN1010D-3 (SOT1215)
PDTB113_123_143_114EQA_SER
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
19 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
11. Revision history
Table 10.
Revision history
Document ID
Release date
Data sheet status
Change notice Supersedes
PDTB113_123_143_114EQA_SER v.1
20160330
Product data sheet
-
PDTB113_123_143_114EQA_SER
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
-
©
Nexperia B.V. 2017. All rights reserved
20 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
12. Legal information
12.1 Data sheet status
Document status[1][2]
Product status[3]
Definition
Objective [short] data sheet
Development
This document contains data from the objective specification for product development.
Preliminary [short] data sheet
Qualification
This document contains data from the preliminary specification.
Product [short] data sheet
Production
This document contains the product specification.
[1]
Please consult the most recently issued document before initiating or completing a design.
[2]
The term ‘short data sheet’ is explained in section “Definitions”.
[3]
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product
status information is available on the Internet at URL http://www.nexperia.com.
12.2 Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. Nexperia does not give any representations or
warranties as to the accuracy or completeness of information included
herein and shall have no liability for the consequences of use of such
information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is
intended for quick reference only and should not be relied upon to contain
detailed and full information. For detailed and full information see the
relevant full data sheet, which is available on request via the local Nexperia
sales office. In case of any inconsistency or conflict with the short data
sheet, the full data sheet shall prevail.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
Nexperia and its customer, unless Nexperia and customer have explicitly
agreed otherwise in writing. In no event however, shall an agreement be
valid in which the Nexperia product is deemed to offer functions and
qualities beyond those described in the Product data sheet.
12.3 Disclaimers
Limited warranty and liability — Information in this document is believed to
be accurate and reliable. However, Nexperia does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information. Nexperia takes no responsibility
for the content in this document if provided by an information source outside
of Nexperia.
In no event shall Nexperia be liable for any indirect, incidental, punitive,
special or consequential damages (including - without limitation - lost profits,
lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Notwithstanding any damages that customer might incur for any reason
whatsoever, Nexperia's aggregate and cumulative liability towards customer
for the products described herein shall be limited in accordance with the
Terms and conditions of commercial sale of Nexperia.
Right to make changes — Nexperia reserves the right to make changes to
information published in this document, including without limitation
specifications and product descriptions, at any time and without notice. This
document supersedes and replaces all information supplied prior to the
publication hereof.
PDTB113_123_143_114EQA_SER
Product data sheet
Suitability for use in automotive applications — This Nexperia product
has been qualified for use in automotive applications. Unless otherwise
agreed in writing, the product is not designed, authorized or warranted to be
suitable for use in life support, life-critical or safety-critical systems or
equipment, nor in applications where failure or malfunction of an Nexperia
product can reasonably be expected to result in personal injury, death or
severe property or environmental damage. Nexperia and its suppliers
accept no liability for inclusion and/or use of Nexperia products in such
equipment or applications and therefore such inclusion and/or use is at the
customer's own risk.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. Nexperia makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Customers are responsible for the design and operation of their applications
and products using Nexperia products, and Nexperia accepts no liability for
any assistance with applications or customer product design. It is
customer’s sole responsibility to determine whether the Nexperia product is
suitable and fit for the customer’s applications and products planned, as well
as for the planned application and use of customer’s third party customer(s).
Customers should provide appropriate design and operating safeguards to
minimize the risks associated with their applications and products.
Nexperia does not accept any liability related to any default, damage, costs
or problem which is based on any weakness or default in the customer’s
applications or products, or the application or use by customer’s third party
customer(s). Customer is responsible for doing all necessary testing for the
customer’s applications and products using Nexperia products in order to
avoid a default of the applications and the products or of the application or
use by customer’s third party customer(s). Nexperia does not accept any
liability in this respect.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
Terms and conditions of commercial sale — Nexperia products are sold
subject to the general terms and conditions of commercial sale, as
published at http://www.nexperia.com/profile/terms, unless otherwise agreed
in a valid written individual agreement. In case an individual agreement is
concluded only the terms and conditions of the respective agreement shall
apply. Nexperia hereby expressly objects to applying the customer’s general
terms and conditions with regard to the purchase of Nexperia products by
customer.
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
21 of 23
PDTB113/123/143/114EQA
Nexperia
50 V, 500 mA PNP resistor-equipped transistors
No offer to sell or license — Nothing in this document may be interpreted or
construed as an offer to sell products that is open for acceptance or the grant,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
Translations — A non-English (translated) version of a document is for
reference only. The English version shall prevail in case of any discrepancy
between the translated and English versions.
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from competent authorities.
12.4 Trademarks
Quick reference data — The Quick reference data is an extract of the
product data given in the Limiting values and Characteristics sections of this
document, and as such is not complete, exhaustive or legally binding.
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
13. Contact information
For more information, please visit: http://www.nexperia.com
For sales office addresses, please send an email to:
salesaddresses@nexperia.com
PDTB113_123_143_114EQA_SER
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 30 March 2016
©
Nexperia B.V. 2017. All rights reserved
22 of 23
Nexperia
PDTB113/123/143/114EQA
50 V, 500 mA PNP resistor-equipped transistors
14. Contents
1
1.1
1.2
1.3
1.4
2
3
4
4.1
5
6
7
8
8.1
8.2
8.3
9
10
11
12
12.1
12.2
12.3
12.4
13
14
©
Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . 1
General description . . . . . . . . . . . . . . . . . . . . . 1
Features and benefits . . . . . . . . . . . . . . . . . . . . 1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Quick reference data . . . . . . . . . . . . . . . . . . . . 1
Pinning information . . . . . . . . . . . . . . . . . . . . . . 2
Ordering information . . . . . . . . . . . . . . . . . . . . . 2
Marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Binary marking code description. . . . . . . . . . . . 3
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 3
Thermal characteristics . . . . . . . . . . . . . . . . . . 5
Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Test information . . . . . . . . . . . . . . . . . . . . . . . . 16
Quality information . . . . . . . . . . . . . . . . . . . . . 16
Resistor calculation . . . . . . . . . . . . . . . . . . . . 16
Resistor test conditions . . . . . . . . . . . . . . . . . 16
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 16
Soldering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Revision history . . . . . . . . . . . . . . . . . . . . . . . . 18
Legal information. . . . . . . . . . . . . . . . . . . . . . . 19
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 19
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Contact information. . . . . . . . . . . . . . . . . . . . . 20
Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Nexperia B.V. 2017. All rights reserved
For more information, please visit: http://www.nexperia.com
For sales office addresses, please send an email to: salesaddresses@nexperia.com
Date of release: 30 March 2016