0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74LVC2G74DP,125

74LVC2G74DP,125

  • 厂商:

    NEXPERIA(安世)

  • 封装:

    TSSOP8_3X3MM

  • 描述:

    单D型触发器,具有设置和复位功能;正边缘触发器

  • 数据手册
  • 价格&库存
74LVC2G74DP,125 数据手册
74LVC2G74 Single D-type flip-flop with set and reset; positive edge trigger Rev. 12 — 3 October 2018 Product data sheet 1. General description The 74LVC2G74 is a single positive-edge triggered D-type flip-flop with individual data (D) inputs, clock (CP) inputs, set (SD) and reset (RD) inputs, and complementary Q and Q outputs. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing damaging backflow current through the device when it is powered down. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The D inputs must be stable, one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. Schmitt-trigger action at all inputs makes the circuit highly tolerant of slower input rise and fall times. 2. Features and benefits • • • • • • • • • • • • Wide supply voltage range from 1.65 V to 5.5 V 5 V tolerant inputs for interfacing with 5 V logic High noise immunity Complies with JEDEC standard: • JESD8-7 (1.65 V to 1.95 V) • JESD8-5 (2.3 V to 2.7 V) • JESD8-B/JESD36 (2.7 V to 3.6 V) ±24 mA output drive (VCC = 3.0 V) ESD protection: • HBM JESD22-A114F exceeds 2000 V • MM JESD22-A115-A exceeds 200 V CMOS low power consumption Latch-up performance exceeds 250 mA Direct interface with TTL levels Inputs accept voltages up to 5 V Multiple package options Specified from -40 °C to +85 °C and -40 °C to +125 °C 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger 3. Ordering information Table 1. Ordering information Type number Package Temperature range Name Description Version 74LVC2G74DP -40 °C to +125 °C TSSOP8 plastic thin shrink small outline package; 8 leads; body width 3 mm; lead length 0.5 mm SOT505-2 74LVC2G74DC -40 °C to +125 °C VSSOP8 plastic very thin shrink small outline package; 8 leads; body width 2.3 mm SOT765-1 74LVC2G74GT -40 °C to +125 °C XSON8 plastic extremely thin small outline package; no leads; 8 terminals; body 1 × 1.95 × 0.5 mm SOT833-1 74LVC2G74GF -40 °C to +125 °C XSON8 extremely thin small outline package; no leads; 8 terminals; body 1.35 × 1 × 0.5 mm SOT1089 74LVC2G74GM -40 °C to +125 °C XQFN8 plastic, extremely thin quad flat package; no leads; 8 terminals; body 1.6 × 1.6 × 0.5 mm SOT902-2 74LVC2G74GN -40 °C to +125 °C XSON8 extremely thin small outline package; no leads; 8 terminals; body 1.2 × 1.0 × 0.35 mm SOT1116 74LVC2G74GS -40 °C to +125 °C XSON8 extremely thin small outline package; no leads; 8 terminals; body 1.35 × 1.0 × 0.35 mm SOT1203 4. Marking Table 2. Marking codes Type number Marking code [1] 74LVC2G74DP V74 74LVC2G74DC V74 74LVC2G74GT V74 74LVC2G74GF Y4 74LVC2G74GM V74 74LVC2G74GN Y4 74LVC2G74GS Y4 [1] The pin 1 indicator is located on the lower left corner of the device, below the marking code. 5. Functional diagram SD D CP SD Q D CP Q S FF Q C1 Q 1D RD RD Fig. 1. Logic symbol 74LVC2G74 Product data sheet R 001aah725 001aah726 Fig. 2. IEC logic symbol All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 2 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger Q C C C C C C D Q C C RD SD mna421 CP C C Fig. 3. Logic diagram 6. Pinning information 6.1. Pinning 74LVC2G74 CP 1 8 VCC D 2 7 SD Q 3 6 RD GND 4 5 Q 001aaf642 Pin configuration SOT505-2 (TSSOP8) and SOT765-1 (VSSOP8) 74LVC2G74 1 8 VCC VCC D 2 7 SD Q 3 6 RD GND 4 5 Q SD 1 RD Q 001aaf643 Transparent top view Fig. 5. Pin configuration SOT833-1, SOT1089, SOT1116 and SOT1203 (XSON8) Fig. 6. 74LVC2G74 Product data sheet 7 CP 2 6 D 3 5 Q GND CP terminal 1 index area 8 74LVC2G74 4 Fig. 4. 001aaf644 Transparent top view Pin configuration SOT902-2 (XQFN8) All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 3 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger 6.2. Pin description Table 3. Pin description Symbol Pin Description SOT505-2, SOT765-1, SOT833-1, SOT902-2 SOT1089, SOT1116 and SOT1203 CP 1 7 clock input (LOW-to-HIGH, edge-triggered) D 2 6 data input Q 3 5 complement output GND 4 4 ground (0 V) Q 5 3 true output RD 6 2 asynchronous reset-direct input (active LOW) SD 7 1 asynchronous set-direct input (active LOW) VCC 8 8 supply voltage 7. Functional description Table 4. Function table for asynchronous operation H = HIGH voltage level; L = LOW voltage level; X = don’t care. Input Output SD RD CP D Q Q L H X X H L H L X X L H L L X X H H Table 5. Function table for synchronous operation H = HIGH voltage level; L = LOW voltage level; ↑ = LOW-to-HIGH CP transition; Qn+1 = state after the next LOW-to-HIGH CP transition. Input Output SD RD CP D Qn+1 Qn+1 H H ↑ L L H H H ↑ H H L 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 4 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger 8. Limiting values Table 6. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). Symbol Parameter Conditions Min Max Unit -0.5 +6.5 V -50 - -0.5 +6.5 V - ±50 mA VCC supply voltage IIK input clamping current VI input voltage IOK output clamping current VO > VCC or VO < 0 V VO output voltage Active mode [1] -0.5 Power-down mode; VCC = 0 V [1] -0.5 +6.5 V - ±50 mA VI < 0 V [1] VCC + 0.5 V IO output current ICC supply current - 100 mA IGND ground current -100 - mA Ptot total power dissipation - 300 mW Tstg storage temperature -65 +150 °C Min Max Unit 1.65 5.5 V [1] [2] VO = 0 V to VCC mA Tamb = -40 °C to +125 °C [2] The input and output voltage ratings may be exceeded if the input and output current ratings are observed. For TSSOP8 packages: above 55 °C the value of Ptot derates linearly with 2.5 mW/K. For VSSOP8 packages: above 110 °C the value of Ptot derates linearly with 8.0 mW/K. For XSON8 and XQFN8 packages: above 118 °C the value of Ptot derates linearly with 7.8 mW/K. 9. Recommended operating conditions Table 7. Operating conditions Symbol Parameter VCC supply voltage VI input voltage VO output voltage Tamb ambient temperature Δt/ΔV input transition rise and fall rate 74LVC2G74 Product data sheet Conditions 0 5.5 V Active mode 0 VCC V Power-down mode; VCC = 0 V 0 5.5 V -40 +125 °C VCC = 1.65 V to 2.7 V - 20 ns/V VCC = 2.7 V to 5.5 V - 10 ns/V All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 5 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger 10. Static characteristics Table 8. Static characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter VIH HIGH-level input voltage VIL LOW-level input voltage VOH VOL HIGH-level output voltage LOW-level output voltage Conditions Tamb = -40 °C to +85 °C VCC = 1.65 V to 1.95 V Tamb = -40 °C to +125 °C Min Typ [1] Max Min Max Unit 0.65VCC - - 0.65VCC - V VCC = 2.3 V to 2.7 V 1.7 - - 1.7 - V VCC = 2.7 V to 3.6 V 2.0 - - 2.0 - V VCC = 4.5 V to 5.5 V 0.7VCC - - 0.7VCC - V VCC = 1.65 V to 1.95 V - - 0.35VCC - VCC = 2.3 V to 2.7 V - - 0.7 - 0.7 V VCC = 2.7 V to 3.6 V - - 0.8 - 0.8 V VCC = 4.5 V to 5.5 V - - 0.3VCC - 0.3VCC V VCC - 0.1 - - VCC - 0.1 - V IO = -4 mA; VCC = 1.65 V 1.2 1.54 - 0.95 - V IO = -8 mA; VCC = 2.3 V 1.9 2.15 - 1.7 - V IO = -12 mA; VCC = 2.7 V 2.2 2.50 - 1.9 - V IO = -24 mA; VCC = 3.0 V 2.3 2.62 - 2.0 - V IO = -32 mA; VCC = 4.5 V 3.8 4.11 - 3.4 - V IO = 100 μA; VCC = 1.65 V to 5.5 V - - 0.10 - 0.10 V IO = 4 mA; VCC = 1.65 V - 0.07 0.45 - 0.70 V IO = 8 mA; VCC = 2.3 V - 0.12 0.30 - 0.45 V IO = 12 mA; VCC = 2.7 V - 0.17 0.40 - 0.60 V IO = 24 mA; VCC = 3.0 V - 0.33 0.55 - 0.80 V IO = 32 mA; VCC = 4.5 V - 0.39 0.55 - 0.80 V - ±0.1 ±1 - ±1 μA 0.35VCC V VI = VIH or VIL IO = -100 μA; VCC = 1.65 V to 5.5 V VI = VIH or VIL II input leakage current IOFF power-off VI or VO = 5.5 V; VCC = 0 V leakage current - ±0.1 ±2 - ±2 μA ICC supply current VI = 5.5 V or GND; VCC = 1.65 V to 5.5 V; IO = 0 A - 0.1 4 - 4 μA ΔICC additional supply current per pin; VI = VCC - 0.6 V; IO = 0 A; VCC = 2.3 V to 5.5 V - 5 500 - 500 μA CI input capacitance - 4.0 - - - pF [1] VI = 5.5 V or GND; VCC = 0 V to 5.5 V All typical values are measured at Tamb = 25 °C. 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 6 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger 11. Dynamic characteristics Table 9. Dynamic characteristics Voltages are referenced to GND (ground = 0 V); for test circuit see Fig. 9. Symbol Parameter tpd Conditions Tamb = -40 °C to +85 °C Typ [1] Max Min Max VCC = 1.65 V to 1.95 V 1.5 6.0 13.4 1.5 13.4 ns VCC = 2.3 V to 2.7 V 1.0 3.5 7.1 1.0 7.1 ns VCC = 2.7 V 1.0 3.5 7.1 1.0 7.1 ns VCC = 3.0 V to 3.6 V 1.0 3.5 5.9 1.0 5.9 ns 1.0 2.5 4.1 1.0 4.1 ns VCC = 1.65 V to 1.95 V 1.5 6.0 12.9 1.5 12.9 ns VCC = 2.3 V to 2.7 V 1.0 3.5 7.0 1.0 7.0 ns VCC = 2.7 V 1.0 3.5 7.0 1.0 7.0 ns VCC = 3.0 V to 3.6 V 1.0 3.0 5.9 1.0 5.9 ns VCC = 4.5 V to 5.5 V 1.0 2.5 4.1 1.0 4.1 ns VCC = 1.65 V to 1.95 V 1.5 5.0 12.9 1.5 12.9 ns VCC = 2.3 V to 2.7 V 1.0 3.5 7.0 1.0 7.0 ns VCC = 2.7 V 1.0 3.5 7.0 1.0 7.0 ns VCC = 3.0 V to 3.6 V 1.0 3.0 5.9 1.0 5.9 ns VCC = 4.5 V to 5.5 V 1.0 2.5 4.1 1.0 4.1 ns VCC = 1.65 V to 1.95 V 6.2 - - 6.2 - ns VCC = 2.3 V to 2.7 V 2.7 - - 2.7 - ns VCC = 2.7 V 2.7 - - 2.7 - ns VCC = 3.0 V to 3.6 V 2.7 1.3 - 2.7 - ns VCC = 4.5 V to 5.5 V 2.0 - - 2.0 - ns VCC = 1.65 V to 1.95 V 6.2 - - 6.2 - ns VCC = 2.3 V to 2.7 V 2.7 - - 2.7 - ns VCC = 2.7 V 2.7 - - 2.7 - ns VCC = 3.0 V to 3.6 V 2.7 1.6 - 2.7 - ns VCC = 4.5 V to 5.5 V 2.0 - - 2.0 - ns VCC = 1.65 V to 1.95 V 1.9 - - 1.9 - ns VCC = 2.3 V to 2.7 V 1.4 - - 1.4 - ns VCC = 2.7 V 1.3 - - 1.3 - ns VCC = 3.0 V to 3.6 V +1.2 -3.0 - +1.2 - ns VCC = 4.5 V to 5.5 V 1.0 - - 1.0 - ns propagation delay CP to Q, Q; see Fig. 7 [2] VCC = 4.5 V to 5.5 V RD to Q, Q; see Fig. 8 pulse width Unit Min SD to Q, Q; see Fig. 8 tW Tamb = -40 °C to +125 °C [2] [2] CP HIGH or LOW; see Fig. 7 SD and RD LOW; see Fig. 8 trec recovery time 74LVC2G74 Product data sheet SD or RD; see Fig. 8 All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 7 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger Symbol Parameter tsu set-up time th hold time fmax maximum frequency CPD [1] [2] [3] Conditions Tamb = -40 °C to +85 °C Tamb = -40 °C to +125 °C Unit Min Typ [1] Max Min Max VCC = 1.65 V to 1.95 V 2.9 - - 2.9 - ns VCC = 2.3 V to 2.7 V 1.7 - - 1.7 - ns VCC = 2.7 V 1.7 - - 1.7 - ns VCC = 3.0 V to 3.6 V 1.3 0.5 - 1.3 - ns VCC = 4.5 V to 5.5 V 1.1 - - 1.1 - ns VCC = 1.65 V to 1.95 V 1.5 - - 1.5 - ns VCC = 2.3 V to 2.7 V 1.0 - - 1.0 - ns VCC = 2.7 V 1.0 - - 1.0 - ns VCC = 3.0 V to 3.6 V 1.0 0.6 - 1.0 - ns VCC = 4.5 V to 5.5 V 1.0 - - 1.0 - ns VCC = 1.65 V to 1.95 V 80 - - 80 - MHz VCC = 2.3 V to 2.7 V 175 - - 175 - MHz VCC = 2.7 V 175 - - 175 - MHz VCC = 3.0 V to 3.6 V 175 280 - 175 - MHz VCC = 4.5 V to 5.5 V 200 - - 200 - MHz - 15 - - - pF D to CP; see Fig. 7 D to CP; see Fig. 7 CP; see Fig. 7 power dissipation VI = GND to VCC; VCC = 3.3 V [3] capacitance Typical values are measured at Tamb = 25 °C and VCC = 1.8 V, 2.5 V, 2.7 V, 3.3 V and 5.0 V respectively. tpd is the same as tPLH and tPHL. CPD is used to determine the dynamic power dissipation (PD in μW). 2 2 PD = CPD × VCC × fi × N + ∑(CL × VCC × fo) where: fi = input frequency in MHz; fo = output frequency in MHz; CL = output load capacitance in pF; VCC = supply voltage in V; N = number of inputs switching; 2 ∑(CL × VCC × fo) = sum of outputs. 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 8 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger 11.1. Waveforms and test circuit tW VI VM CP input GND 1/fmax VI VM D input GND th th t su t su t PHL t PLH VOH VM Q output VOL VOH Q output VM VOL t PLH t PHL mnb141 Measurement points are given in Table 10. The shaded areas indicate when the input is permitted to change for predictable output performance. VOL and VOH are typical output voltage levels that occur with the output load. Fig. 7. The clock input (CP) to output (Q, Q) propagation delays, the clock pulse width, the D to CP set-up time, the CP to D hold time and the CP maximum frequency 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 9 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger VI VM CP input GND t rec VI VM SD input t rec GND tW tW VI VM RD input GND t PLH t PHL VOH Q output VM VOL VOH VM Q output VOL t PHL t PLH mnb142 Measurement points are given in Table 10. VOL and VOH are typical output voltage levels that occur with the output load. Fig. 8. The set (SD) and reset (RD) input to output (Q, Q) propagation delays, the set and reset pulse widths and the RD to CP recovery time Table 10. Measurement points Supply voltage Input Output VCC VM VM 1.65 V to 1.95 V 0.5 × VCC 0.5 × VCC 2.3 V to 2.7 V 0.5 × VCC 0.5 × VCC 2.7 V 1.5 V 1.5 V 3.0 V to 3.6 V 1.5 V 1.5 V 4.5 V to 5.5 V 0.5 × VCC 0.5 × VCC 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 10 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger VEXT VCC G VI RL VO DUT RT CL RL mna616 Test data is given in Table 11. Definitions for test circuit: RL = Load resistance. CL = Load capacitance including jig and probe capacitance. RT = Termination resistance should be equal to the output impedance Zo of the pulse generator. VEXT = External voltage for measuring switching times. Fig. 9. Test circuit for measuring switching times Table 11. Test data Supply voltage Input VCC VI tr, tf CL RL tPLH, tPHL tPZH, tPHZ tPZL, tPLZ 1.65 V to 1.95 V VCC ≤ 2.0 ns 30 pF 1 kΩ open GND 2VCC 2.3 V to 2.7 V VCC ≤ 2.0 ns 30 pF 500 Ω open GND 2VCC 2.7 V 2.7 V ≤ 2.5 ns 50 pF 500 Ω open GND 6V 3.0 V to 3.6 V 2.7 V ≤ 2.5 ns 50 pF 500 Ω open GND 6V 4.5 V to 5.5 V VCC ≤ 2.5 ns 50 pF 500 Ω open GND 2VCC 74LVC2G74 Product data sheet Load VEXT All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 11 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger 12. Package outline TSSOP8: plastic thin shrink small outline package; 8 leads; body width 3 mm; lead length 0.5 mm D E A SOT505-2 X c HE y v M A Z 5 8 A A2 pin 1 index (A3) A1 θ Lp L 1 4 e detail X w M bp 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT A max. A1 A2 A3 bp c D(1) E(1) e HE L Lp v w y Z(1) θ mm 1.1 0.15 0.00 0.95 0.75 0.25 0.38 0.22 0.18 0.08 3.1 2.9 3.1 2.9 0.65 4.1 3.9 0.5 0.47 0.33 0.2 0.13 0.1 0.70 0.35 8° 0° Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. OUTLINE VERSION SOT505-2 REFERENCES IEC JEDEC JEITA EUROPEAN PROJECTION ISSUE DATE 02-01-16 --- Fig. 10. Package outline SOT505-2 (TSSOP8) 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 12 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger VSSOP8: plastic very thin shrink small outline package; 8 leads; body width 2.3 mm D SOT765-1 E A X c y HE v A Z 5 8 Q A A2 A1 pin 1 index (A3) θ Lp 1 detail X 4 e L w bp 0 5 mm scale Dimensions (mm are the original dimensions) Unit mm A max. max nom min 1 A1 A2 0.15 0.85 0.00 0.60 A3 0.12 D(1) E(2) 0.27 0.23 2.1 2.4 0.17 0.08 1.9 2.2 bp c e HE 0.5 3.2 3.0 L 0.4 Lp Q 0.40 0.21 0.15 0.19 v w y 0.2 0.08 0.1 Z(1) θ 0.4 8° 0.1 0° Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included. Outline version SOT765-1 References IEC JEDEC JEITA sot765-1_po European projection Issue date 07-06-02 16-05-31 MO-187 Fig. 11. Package outline SOT765-1 (VSSOP8) 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 13 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger XSON8: plastic extremely thin small outline package; no leads; 8 terminals; body 1 x 1.95 x 0.5 mm 1 2 SOT833-1 b 4 3 4× (2) L L1 e 8 7 6 e1 5 e1 e1 8× A (2) A1 D E terminal 1 index area 0 1 2 mm scale DIMENSIONS (mm are the original dimensions) UNIT A(1) max A1 max b D E e e1 L L1 mm 0.5 0.04 0.25 0.17 2.0 1.9 1.05 0.95 0.6 0.5 0.35 0.27 0.40 0.32 Notes 1. Including plating thickness. 2. Can be visible in some manufacturing processes. REFERENCES OUTLINE VERSION IEC JEDEC JEITA SOT833-1 --- MO-252 --- EUROPEAN PROJECTION ISSUE DATE 07-11-14 07-12-07 Fig. 12. Package outline SOT833-1 (XSON8) 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 14 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger XSON8: extremely thin small outline package; no leads; 8 terminals; body 1.35 x 1 x 0.5 mm SOT1089 E terminal 1 index area D A A1 detail X (4×)(2) e L (8×)(2) b 4 5 e1 1 terminal 1 index area 8 L1 X 0 0.5 scale Dimensions Unit mm max nom min 1 mm A(1) 0.5 A1 b D E e e1 L L1 0.04 0.20 1.40 1.05 0.35 0.40 0.15 1.35 1.00 0.55 0.35 0.30 0.35 0.12 1.30 0.95 0.27 0.32 Note 1. Including plating thickness. 2. Visible depending upon used manufacturing technology. Outline version SOT1089 sot1089_po References IEC JEDEC JEITA European projection Issue date 10-04-09 10-04-12 MO-252 Fig. 13. Package outline SOT1089 (XSON8) 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 15 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger XQFN8: plastic, extremely thin quad flat package; no leads; 8 terminals; body 1.6 x 1.6 x 0.5 mm SOT902-2 X D B A terminal 1 index area E A A1 detail X e v w b 4 3 C C A B C y1 C y 5 e1 terminal 1 index area 2 6 L 1 7 k 8 L2 L k metal area not for soldering L3 L1 0 1 Dimensions Unit(1) mm max nom min 2 mm scale A 0.5 A1 b D E e 0.05 0.25 1.65 1.65 0.20 1.60 1.60 0.55 0.00 0.15 1.55 1.55 e1 0.5 k 0.2 L L1 L2 L3 0.35 0.15 0.25 0.35 0.30 0.10 0.20 0.30 0.25 0.05 0.15 0.25 v 0.1 w y y1 0.05 0.05 0.05 Note 1. Plastic or metal protrusions of 0.075 mm maximum per side are not included. References Outline version IEC JEDEC JEITA SOT902-2 --- MO-255 --- sot902-2_po European projection Issue date 16-07-14 16-11-08 Fig. 14. Package outline SOT902-2 (XQFN8) 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 16 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger XSON8: extremely thin small outline package; no leads; 8 terminals; body 1.2 x 1.0 x 0.35 mm 1 2 SOT1116 b 4 3 (4×)(2) L L1 e 8 7 e1 6 e1 5 e1 (8×)(2) A1 A D E terminal 1 index area 0 0.5 Dimensions Unit mm 1 mm scale A(1) A1 b D E e max 0.35 0.04 0.20 1.25 1.05 nom 0.15 1.20 1.00 0.55 min 0.12 1.15 0.95 e1 0.3 L L1 0.35 0.40 0.30 0.35 0.27 0.32 Note 1. Including plating thickness. 2. Visible depending upon used manufacturing technology. Outline version sot1116_po References IEC JEDEC JEITA European projection Issue date 10-04-02 10-04-07 SOT1116 Fig. 15. Package outline SOT1116 (XSON8) 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 17 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger XSON8: extremely thin small outline package; no leads; 8 terminals; body 1.35 x 1.0 x 0.35 mm SOT1203 b 1 2 3 (4×)(2) 4 L L1 e 8 7 6 e1 e1 5 e1 (8×)(2) A1 A D E terminal 1 index area 0 0.5 Dimensions Unit mm 1 mm scale A(1) A1 b D E e e1 L L1 max 0.35 0.04 0.20 1.40 1.05 0.35 0.40 nom 0.15 1.35 1.00 0.55 0.35 0.30 0.35 min 0.12 1.30 0.95 0.27 0.32 Note 1. Including plating thickness. 2. Visible depending upon used manufacturing technology. Outline version sot1203_po References IEC JEDEC JEITA European projection Issue date 10-04-02 10-04-06 SOT1203 Fig. 16. Package outline SOT1203 (XSON8) 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 18 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger 13. Abbreviations Table 12. Abbreviations Acronym Description CMOS Complementary Metal-Oxide Semiconductor DUT Device Under Test ESD ElectroStatic Discharge HBM Human Body Model MM Machine Model TTL Transistor-Transistor Logic 14. Revision history Table 13. Revision history Document ID Release date Data sheet status Change notice Supersedes 74LVC2G74 v.12 20181003 Product data sheet - Modifications: • • • 74LVC2G74 v.11 The format of this data sheet has been redesigned to comply with the identity guidelines of Nexperia. Legal texts have been adapted to the new company name where appropriate. Type number 74LVC2G74GD (SOT996-2) removed. 74LVC2G74 v.11 20161215 Modifications: • 74LVC2G74 v.10 20130402 Modifications: • 74LVC2G74 v.9 20120522 Modifications: • 74LVC2G74 v.8 20111128 Modifications: • 74LVC2G74 v.7 20101011 74LVC2G74 v.6 74LVC2G74 v.5 Product data sheet - 74LVC2G74 v.10 Table 8: The maximum limits for leakage current and supply current have changed. Product data sheet - 74LVC2G74 v.9 For type number 74LVC2G74GD XSON8U has changed to XSON8. Product data sheet - 74LVC2G74 v.8 For type number 74LVC2G74GM the sot code has changed to SOT902-2. - 74LVC2G74 v.7 Product data sheet - 74LVC2G74 v.6 20091223 Product data sheet - 74LVC2G74 v.5 20080630 Product data sheet - 74LVC2G74 v.4 74LVC2G74 v.4 20080207 Product data sheet - 74LVC2G74 v.3 74LVC2G74 v.3 20070809 Product data sheet - 74LVC2G74 v.2 74LVC2G74 v.2 20061214 Product data sheet - 74LVC2G74 v.1 74LVC2G74 v.1 20051103 Product data sheet - - 74LVC2G74 Product data sheet Product data sheet Legal pages updated. All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 19 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger 15. Legal information injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Data sheet status Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Document status [1][2] Product status [3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] [2] [3] Please consult the most recently issued document before initiating or completing a design. The term 'short data sheet' is explained in section "Definitions". The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at https://www.nexperia.com. Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet. Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia. In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia’s aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia. Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal 74LVC2G74 Product data sheet Applications — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer’s sole responsibility to determine whether the Nexperia product is suitable and fit for the customer’s applications and products planned, as well as for the planned application and use of customer’s third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer’s applications or products, or the application or use by customer’s third party customer(s). Customer is responsible for doing all necessary testing for the customer’s applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer’s third party customer(s). Nexperia does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nexperia.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer’s general terms and conditions with regard to the purchase of Nexperia products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia’s warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia’s specifications such use shall be solely at customer’s own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia’s standard warranty and Nexperia’s product specifications. Translations — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 20 / 21 74LVC2G74 Nexperia Single D-type flip-flop with set and reset; positive edge trigger Contents 1. General description...................................................... 1 2. Features and benefits.................................................. 1 3. Ordering information....................................................2 4. Marking.......................................................................... 2 5. Functional diagram.......................................................2 6. Pinning information......................................................3 6.1. Pinning.........................................................................3 6.2. Pin description............................................................. 4 7. Functional description................................................. 4 8. Limiting values............................................................. 5 9. Recommended operating conditions..........................5 10. Static characteristics..................................................6 11. Dynamic characteristics.............................................7 11.1. Waveforms and test circuit........................................ 9 12. Package outline........................................................ 12 13. Abbreviations............................................................ 19 14. Revision history........................................................19 15. Legal information......................................................20 © Nexperia B.V. 2018. All rights reserved For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 3 October 2018 74LVC2G74 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 12 — 3 October 2018 © Nexperia B.V. 2018. All rights reserved 21 / 21
74LVC2G74DP,125 价格&库存

很抱歉,暂时无法提供与“74LVC2G74DP,125”相匹配的价格&库存,您可以联系我们找货

免费人工找货
74LVC2G74DP,125
  •  国内价格 香港价格
  • 1+3.211131+0.38563
  • 10+2.2166110+0.26620
  • 25+1.9728225+0.23692
  • 100+1.70283100+0.20450
  • 250+1.57472250+0.18911
  • 500+1.49743500+0.17983
  • 1000+1.433901000+0.17220

库存:10652

74LVC2G74DP,125
  •  国内价格 香港价格
  • 3000+1.355343000+0.16277
  • 6000+1.316916000+0.15815
  • 9000+1.297679000+0.15584
  • 15000+1.2763515000+0.15328
  • 21000+1.2638821000+0.15178
  • 30000+1.2518930000+0.15035

库存:10652

74LVC2G74DP,125
    •  国内价格
    • 5+2.43710
    • 50+1.83650
    • 150+1.57080
    • 500+1.24740

    库存:1395

    74LVC2G74DP,125
      •  国内价格
      • 5+2.12084
      • 50+1.26367
      • 100+1.13112

      库存:313

      74LVC2G74DP,125
        •  国内价格
        • 3000+0.94020

        库存:39000

        74LVC2G74DP,125
          •  国内价格 香港价格
          • 3000+1.072193000+0.12876
          • 6000+1.062956000+0.12765
          • 9000+1.053709000+0.12654
          • 12000+1.0444612000+0.12543
          • 15000+1.0352215000+0.12432

          库存:6000

          74LVC2G74DP,125
          •  国内价格
          • 3000+1.37203
          • 6000+1.34470
          • 12000+1.31736

          库存:8130

          74LVC2G74DP,125
          •  国内价格
          • 750+1.79326
          • 1500+1.73960

          库存:8130

          74LVC2G74DP,125
            •  国内价格
            • 450+1.96443
            • 500+1.94499
            • 1000+1.92555

            库存:2860

            74LVC2G74DP,125
              •  国内价格
              • 5+2.27880
              • 50+1.71720
              • 150+1.46880
              • 500+1.16640
              • 2500+1.03680
              • 5000+0.95040

              库存:1387