0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
XT25F64BSOIGT-S

XT25F64BSOIGT-S

  • 厂商:

    XTX(芯天下)

  • 封装:

    SOP-8

  • 描述:

    XT25F64BSOIGT-S

  • 数据手册
  • 价格&库存
XT25F64BSOIGT-S 数据手册
3.3V QUAD IO Serial Flash XT25F64B-S XT25F64B-S Quad IO Serial NOR Flash Datasheet 深圳市芯天下技术有限公司 XTX Technology Limited Tel: (86 755) 28229862 Fax: (86 755) 28229847 Web Site: http://www.xtxtech.com/ Technical Contact: fae@xtxtech.com * Information furnished is believed to be accurate and reliable. However, XTX Technology Limited assumes no responsibility for the consequences of use of such information or for any infringement of patents of other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent rights of XTX Technology Limited. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. XTX Technology Limited products are not authorized for use as critical components in life support devices or systems without express written approval of XTX Technology Limited. The XTX logo is a registered trademark of XTX Technology Limited. All other names are the property of their respective own. Rev 1.3 Mar/24/2020 Page 1 XT25F64B-S 3.3V QUAD IO Serial Flash Serial NOR Flash Memory 3.3V Multi I/O with 4KB, 32KB & 64KB Sector/Block Erase e  64M -bit Serial Flash  8192K-byte  256 bytes per programmable page  Support SFDP & Unique ID  Standard, Dual, Quad SPI   Temperature Range & Moisture Sensitivity Level    Standard SPI: SCLK, CS#, SI, SO, WP#, HOLD#  Dual SPI: SCLK, CS#, IO0, IO1, WP#, HOLD#  Quad SPI: SCLK, CS#, IO0, IO1, IO2, IO3  QPI: SCLK, CS#, IO0, IO1, IO2, IO3  Sector of 4K-byte Block of 32/64k-byte Industrial Level Temperature. (-40℃ to +85℃), MSL3 Low Power Consumption  12mA typical standby current  0.1uA typical power down current Single Power Supply Voltage: Full voltage range:  Flexible Architecture     2.7~3.6V  Minimum 100,000 Program/Erase Cycle  High Speed Clock Frequency  108MHz for fast read with 30PF load Advanced security Features  Dual I/O Data transfer up to 216Mbits/s   Quad I/O Data transfer up to 344Mbits/s  QPI Mode Data transfer up to 288Mbits/s  Continuous Read With 8/16/32/64-byte Wrap 4*256-Byte Security Registers With OTP Lock Software/Hardware Write Protection  Write protect all/portion of memory via software  Enable/Disable protection with WP# Pin  Top or Bottom, Sector or Block selection   Package Options  See 1.1 Available Ordering OPN  All Pb-free packages are compliant RoHS, Halogen-Free and REACH. Rev 1.3 Mar/24/2020 Program/Erase Speed  Page Program time: 300us typical  Sector Erase time: 60ms typical  Block Erase time: 0.15/0.25s typical  Chip Erase time: 22s typical Page 2 3.3V QUAD IO Serial Flash XT25F64B-S CONTENTS 1. GENERAL DESCRIPTION ............................................................................................................................................. 5 1.1. 1.2. 1.3. 1.4. AVAILABLE ORDERING OPN ...................................................................................................................................... 5 CONNECTION DIAGRAM ........................................................................................................................................... 6 PIN DESCRIPTION ................................................................................................................................................... 7 BLOCK DIAGRAM .................................................................................................................................................... 7 2. MEMORY ORGANIZATION ......................................................................................................................................... 8 3. DEVICE OPERATION ................................................................................................................................................... 9 4. DATA PROTECTION .................................................................................................................................................. 10 5. STATUS REGISTER .................................................................................................................................................... 12 6. COMMANDS DESCRIPTION ...................................................................................................................................... 14 6.1. 6.2. 6.3. 6.4. 6.5. 6.6. 6.7. 6.8. 6.9. 6.10. 6.11. 6.12. 6.13. 6.14. 6.15. 6.16. 6.17. 6.18. 6.19. 6.20. 6.21. 6.22. 6.23. 6.24. 6.25. 6.26. 6.27. 6.28. 6.29. 6.30. 6.31. 6.32. Rev 1.3 WRITE ENABLE (WREN) (06H) .............................................................................................................................. 18 WRITE ENABLE FOR VOLATILE STATUS REGISTER (50H) ................................................................................................. 18 WRITE DISABLE (WRDI) (04H) ............................................................................................................................... 19 READ STATUS REGISTER (RDSR) (05H OR 35H) .......................................................................................................... 20 WRITE STATUS REGISTER (WRSR) (01H) .................................................................................................................. 21 READ DATA BYTES (READ) (03H) ........................................................................................................................... 22 READ DATA BYTES AT HIGHER SPEED (FAST READ) (0BH) .............................................................................................. 23 DUAL OUTPUT FAST READ (3BH) ............................................................................................................................. 24 QUAD OUTPUT FAST READ (6BH) ............................................................................................................................ 25 DUAL I/O FAST READ (BBH) .................................................................................................................................. 25 QUAD I/O FAST READ (EBH) .................................................................................................................................. 27 QUAD I/O WORD FAST READ (E7H) ........................................................................................................................ 29 SET BURST WITH WRAP (77H) ................................................................................................................................ 30 PAGE PROGRAM (PP) (02H) .................................................................................................................................. 31 QUAD PAGE PROGRAM (QPP) (32H) ....................................................................................................................... 32 SECTOR ERASE (SE) (20H) ..................................................................................................................................... 33 32KB BLOCK ERASE (BE) (52H) .............................................................................................................................. 34 64KB BLOCK ERASE (BE) (D8H) ............................................................................................................................. 35 CHIP ERASE (CE) (60/C7H) ................................................................................................................................... 36 DEEP POWER-DOWN (DP) (B9H)............................................................................................................................ 38 RELEASE FROM DEEP POWER-DOWN AND READ DEVICE ID (RDI) (ABH) .......................................................................... 39 READ MANUFACTURE ID/ DEVICE ID (REMS) (90H) ................................................................................................... 40 READ MANUFACTURE ID/ DEVICE ID DUAL I/O (92H) ................................................................................................. 42 READ MANUFACTURE ID/ DEVICE ID QUAD I/O (94H) ................................................................................................. 42 READ IDENTIFICATION (RDID) (9FH) ........................................................................................................................ 43 ERASE SECURITY REGISTERS (44H) ........................................................................................................................... 44 PROGRAM SECURITY REGISTERS (42H) ...................................................................................................................... 44 READ SECURITY REGISTERS (48H) ............................................................................................................................ 45 SET READ PARAMETERS (C0H) ................................................................................................................................ 46 BURST READ WITH WRAP (0CH).............................................................................................................................. 47 ENABLE QPI (38H) .............................................................................................................................................. 47 CONTINUOUS READ MODE RESET (CRMR) (FFH)/ DISABLE QPI (FFH) ............................................................................ 48 Mar/24/2020 Page 3 3.3V QUAD IO Serial Flash 6.33. 6.34. 6.35. 7. XT25F64B-S ENABLE RESET (66H) AND RESET (99H) .................................................................................................................... 49 READ SERIAL FLASH DISCOVERABLE PARAMETER (5AH) ................................................................................................. 50 READ UNIQUE ID (5AH) ........................................................................................................................................ 51 ELECTRICAL CHARACTERISTICS................................................................................................................................. 58 7.1. 7.2. 7.3. 7.4. 7.5. 7.6. 7.7. 7.8. POWER-ON TIMING .............................................................................................................................................. 58 INITIAL DELIVERY STATE ......................................................................................................................................... 58 DATA RETENTION AND ENDURANCE .......................................................................................................................... 58 LATCH UP CHARACTERISTICS .................................................................................................................................... 58 ABSOLUTE MAXIMUM RATINGS ............................................................................................................................... 59 CAPACITANCE MEASUREMENT CONDITION ................................................................................................................. 59 DC CHARACTERISTICS ............................................................................................................................................ 60 AC CHARACTERISTICS ............................................................................................................................................ 61 8. ORDERING INFORMATION ....................................................................................................................................... 64 9. PACKAGE INFORMATION ......................................................................................................................................... 65 9.1. 9.2. 9.3. 9.4. 9.5. 10. Rev 1.3 PACKAGE SOP8 150MIL ....................................................................................................................................... 65 PACKAGE SOP8 208MIL ....................................................................................................................................... 66 PACKAGE DFN8 (4X3X0.55) MM ............................................................................................................................ 67 PACKAGE WSON (6X5) MM ................................................................................................................................... 68 PACKAGE BGA (8X6) MM ...................................................................................................................................... 69 REVISION HISTORY............................................................................................................................................... 70 Mar/24/2020 Page 4 XT25F64B-S 3.3V QUAD IO Serial Flash 1. GENERAL DESCRIPTION The XT25F64B-S (64M-bit) Serial flash supports the standard Serial Peripheral Interface (SPI), and supports the Dual/Quad SPI: Serial Clock, Chip Select, Serial Data I/O0 (SI), I/O1 (SO), I/O2 (WP#), and I/O3 (HOLD#). The Dual I/O data is transferred with speed of 216Mbits/s and the Quad I/O & Quad output data is transferred with speed of 344Mbits/s. 1.1. Rev 1.3 Available Ordering OPN OPN Package Type Package Carrier XT25F64BSOIGU-S SOP8 150mil Tube XT25F64BSOIGT-S SOP8 150mil Tape & Reel XT25F64BSSIGU-S SOP8 208mil Tube XT25F64BSSIGT-S SOP8 208mil Tape & Reel XT25F64BWOIGT-S WSON8 6x5mm Tape & Reel XT25F64BDXIGT-S DFN8 4x3x0.55 mm Tape & Reel XT25F64BBGIGA-S 24-ball TFBGA Tray Mar/24/2020 Page 5 XT25F64B-S 3.3V QUAD IO Serial Flash 1.2. Connection Diagram CS# 1 8 VCC SO(IO1) 2 7 HOLD#(IO3) Top View WP#(IO2) 3 6 SCLK VSS 4 5 SI(IO0) 8-PIN SOP A1 A2 A3 A4 NC NC NC NC B1 B2 B3 B4 NC SCLK VSS VCC C1 C2 C3 C4 NC CS# NC WP#(IO2) D2 D3 D4 D1 NC DO(IO1) DI(IO0) HOLD#(IO3) E1 E2 E3 E4 NC NC NC NC F1 F2 F3 F4 NC NC NC NC 24-ball TFBGA 8 VCC CS# 1 7 HOLD#(IO3) SO(IO1) 2 Top View 6 SCLK WP#(IO2) 3 5 SI(IO0) VSS 4 DFN8/WSON8 Rev 1.3 Mar/24/2020 Page 6 XT25F64B-S 3.3V QUAD IO Serial Flash 1.3. Pin Description Pin Name I/O CS# I SO (IO1) I/O Data Output (Data Input Output 1) WP# (IO2) I/O Write Protect Input (Data Input Output 2) Chip Select Input Ground VSS SI (IO0) I/O SCLK I HOLD# (IO3) I/O Data Input (Data Input Output 0) Serial Clock Input Hold Input (Data Input Output 3) Power Supply VCC Block Diagram WP#(IO2) Write Control Logic Status Register HOLD#(IO3) SCLK CS# SPI Command & Control Logic High Voltage Generators Page Address Latch/Counter Rev 1.3 Flash Memory Column Decode And 256-Byte Page Buffer SI(IO0) SO(IO1) Write Protect Logic And Row Decode 1.4. Description Byte Address Latch/Counter Mar/24/2020 Page 7 XT25F64B-S 3.3V QUAD IO Serial Flash 2. MEMORY ORGANIZATION XT25F64B-S Each Device has Each block has Each sector has Each page has Remark 8M 64K/32K 4K 256 bytes 32K 256/128 16 - pages 2K 16/8 - - sectors 128/256 - - - blocks UNIFORM BLOCK SECTOR ARCHITECTURE XT25F64B-S 64K Bytes Block Sector Architecture Block 127 126 …… …… 2 1 0 Rev 1.3 Sector Address range 2047 7FF000H 7FFFFFH …… …… …… 2032 7F0000H 7F0FFFH 2031 7EF000H 7EFFFFH …… …… …… 2016 7E0000H 7E0FFFH …… …… …… …… …… …… …… …… …… …… …… …… …… …… …… …… …… …… 47 02F000H 02FFFFH …… …… …… 32 020000H 020FFFH 31 01F000H 01FFFFH …… …… …… 16 010000H 010FFFH 15 00F000H 00FFFFH …… …… …… 0 000000H 000FFFH Mar/24/2020 Page 8 3.3V QUAD IO Serial Flash 3. XT25F64B-S DEVICE OPERATION SPI Mode Standard SPI The device features a serial peripheral interface on 4 signals bus: Serial Clock (SCLK), Chip Select (CS#), Serial Data Input (SI) and Serial Data Output (SO). Both SPI bus mode 0 and 3 are supported. Input data is latched on the rising edge of SCLK and data shifts out on the falling edge of SCLK. Note: “WP#” & “HOLD#” pin require external pull-up. Dual SPI The device supports Dual SPI operation when using the “Dual Output Fast Read” and “Dual I/O Fast Read” (3BH and BBH) commands. These commands allow data to be transferred to or from the device at two times the rate of the standard SPI. When using the Dual SPI command the SI and SO pins become bidirectional I/O pins: IO0 and IO1. Note: “WP#” & “HOLD#” pin require external pull-up. Quad SPI The device supports Quad SPI operation when using the “Quad Output Fast Read”,” Quad I/O Fast Read”, “Quad I/O Word Fast Read” (6BH, EBH, E7H) commands. These commands allow data to be transferred to or from the device at four times the rate of the standard SPI. When using the Quad SPI command the SI and SO pins become bidirectional I/O pins: IO0 and IO1, and WP# and HOLD# pins become IO2 and IO3. Quad SPI commands require the non-volatile Quad Enable bit (QE) in Status Register to be set. QPI The device supports Quad Peripheral Interface (QPI) operations only when the device is switched from Standard/Dual/Quad SPI mode to QPI mode using the “Enable the QPI (38H)” command. The QPI mode utilizes all four IO pins to input the command code. Standard/Dual/Quad SPI mode and QPI mode are exclusive. Only one mode can be active at any given times. “Enable the QPI (38H)” and “Disable the QPI (FFH)” commands are used to switch between these two modes. Upon power-up and after software reset using “”Reset (99H)” command, the default state of the device is Standard/Dual/Quad SPI mode. The QPI mode requires the non-volatile Quad Enable bit (QE) in Status Register to be set. Hold The HOLD# signal goes low to stop any serial communications with the device, but doesn’t stop the operation of write status register, programming, or erasing in progress. The operation of HOLD, need CS# keep low, and starts on falling edge of the HOLD# signal, with SCLK signal being low (if SCLK is not being low, HOLD operation will not start until SCLK being low). The HOLD condition ends on rising edge of HOLD# signal with SCLK being low (If SCLK is not being low, HOLD operation will not end until SCLK being low). Both SI and SCLK don’t care during the HOLD operation, if CS# drives high during HOLD operation, it will reset the internal logic of the device. To re-start communication with chip, the HOLD# must be at high and then CS# must be at low. Rev 1.3 Mar/24/2020 Page 9 3.3V QUAD IO Serial Flash XT25F64B-S Figure1. Hold Condition CS# SCLK HOLD# HOLD HOLD 4. DATA PROTECTION The XT25F64B-S provide the following data protection methods:  Write Enable (WREN) command: The WREN command is set the Write Enable Latch bit (WEL). The WEL bit will return to reset by the following situation:  Power-Up  Write Disable (WRDI)  Write Status Register (WRSR)  Page Program (PP)  Sector Erase (SE) / Block Erase (BE) / Chip Erase (CE)  Software Protection Mode: The Block Protect (BP4, BP3, BP2, BP1, BP0) bits define the section of the memory array that can be read but not change.  Hardware Protection Mode: WP# going low to protected the BP0~BP4 bits and SRP bit.  Deep Power-Down Mode: In Deep Power-Down Mode, all commands are ignored except the Release from Deep Power-Down Mode command. Rev 1.3 Mar/24/2020 Page 10 XT25F64B-S 3.3V QUAD IO Serial Flash Table1.0 XT25F64B-S Protected area size (CMP=0) Status Register Content Memory Content BP4 BP3 BP2 BP1 BP0 Blocks Addresses Density Portion X 0 0 0 0 0 0 X 0 0 0 0 0 0 0 0 0 0 1 1 1 0 0 1 1 0 0 1 0 1 0 1 0 1 0 NONE 126 to 127 124 to 127 120 to 127 112 to 127 96 to 127 64 to 127 NONE 7E0000H-7FFFFFH 7C0000H-7FFFFFH 780000H-7FFFFFH 700000H-7FFFFFH 600000H-7FFFFFH 400000H-7FFFFFH NONE 128KB 256KB 512KB 1MB 2MB 4MB NONE Upper 1/64 Upper 1/32 Upper 1/16 Upper 1/8 Upper 1/4 Upper 1/2 0 0 0 0 0 0 X 1 1 1 1 1 1 X 0 0 0 1 1 1 1 0 1 1 0 0 1 1 1 0 1 0 1 0 1 0 to 1 0 to 3 0 to 7 0 to 15 0 to 31 0 to 63 0 to 127 000000H-01FFFFH 000000H-03FFFFH 000000H-07FFFFH 000000H-0FFFFFH 000000H-1FFFFFH 000000H-3FFFFFH 000000H-7FFFFFH 128KB 256KB 512KB 1MB 2MB 4MB 8MB Lower 1/64 Lower 1/32 Lower 1/16 Lower 1/8 Lower 1/4 Lower 1/2 ALL 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 0 1 1 0 1 1 0 1 X 0 127 127 127 127 127 7FF000H-7FFFFFH 7FE000H-7FFFFFH 7FC000H-7FFFFFH 7F8000H-7FFFFFH 7F8000H-7FFFFFH 4KB 8KB 16KB 32KB 32KB Top Block Top Block Top Block Top Block Top Block 1 1 1 1 1 1 1 1 1 1 0 0 0 1 1 0 1 1 0 1 1 0 1 X 0 0 0 0 0 0 000000H-000FFFH 000000H-001FFFH 000000H-003FFFH 000000H-007FFFH 000000H-007FFFH 4KB 8KB 16KB 32KB 32KB Bottom Block Bottom Block Bottom Block Bottom Block Bottom Block Table1.1 XT25F64B-S Protected area size (CMP=1) Status Register Content Rev 1.3 Memory Content BP4 BP3 BP2 BP1 BP0 Blocks Addresses Density Portion X 0 0 0 0 0 0 X 0 0 0 0 0 0 0 0 0 0 1 1 1 0 0 1 1 0 0 1 0 1 0 1 0 1 0 ALL 0 to 125 0 to 123 0 to 119 0 to 111 0 to 95 0 to 63 000000H-7FFFFFH 000000H-7DFFFFH 000000H-7BFFFFH 000000H-77FFFFH 000000H-6FFFFFH 000000H-5FFFFFH 000000H-4FFFFFH ALL 8064KB 7936KB 7680KB 7MB 6MB 4MB ALL Lower 63/64 Lower 31/32 Lower 15/16 Lower 7/8 Lower 3/4 Lower 1/2 0 0 0 0 0 0 X 1 1 1 1 1 1 X 0 0 0 1 1 1 1 0 1 1 0 0 1 1 1 0 1 0 1 0 1 2 to 127 4 to127 8 to 127 16 to 127 32 to 127 64 to 127 NONE 020000H-7FFFFFH 040000H-7FFFFFH 080000H-7FFFFFH 100000H-7FFFFFH 200000H-7FFFFFH 400000H-7FFFFFH NONE 8064KB 7936KB 7680KB 7MB 6MB 4MB NONE Upper 63/64 Upper 31/32 Upper 15/16 Upper 7/8 Upper 3/4 Upper 1/2 NONE 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 0 1 1 0 1 1 0 1 X 0 0 to 127 0 to 127 0 to 127 0 to 127 0 to 127 000000H-7FEFFFH 000000H-7FDFFFH 000000H-7FBFFFH 000000H-7F7FFFH 000000H-7F7FFFH 8188KB 8184KB 8176KB 8160KB 8160KB L-2047/2048 L-1023/1024 L-511/512 L-255/256 L-255/256 1 1 1 1 1 1 1 1 1 1 0 0 0 1 1 0 1 1 0 1 1 0 1 X 0 0 to 127 0 to 127 0 to 127 0 to 127 0 to 127 001000H-7FFFFFH 002000H-7FFFFFH 004000H-7FFFFFH 008000H-7FFFFFH 008000H-7FFFFFH 8188KB 8184KB 8176KB 8160KB 8160KB U-2047/2048 U-1023/1024 U-511/512 U-255/256 U-255/256 Mar/24/2020 Page 11 XT25F64B-S 3.3V QUAD IO Serial Flash 5. STATUS REGISTER S15 S14 S13 S12 S11 S10 S9 S8 Reserved CMP Reserved Reserved Reserved LB QE SRP1 S7 SRP0 S6 BP4 S5 BP3 S4 BP2 S3 BP1 S2 BP0 S1 WEL S0 WIP The status and control bits of the Status Register are as follows: WIP bit. The Write In Progress (WIP) bit indicates whether the memory is busy in program/erase/write status register progress. When WIP bit sets to 1, means the device is busy in program/erase/write status register progress, when WIP bit sets 0, means the device is not in program/erase/write status register progress. WEL bit. The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write Status Register, Program or Erase command is accepted. BP4,BP3, BP2, BP1, BP0 bits. The Block Protect (BP4, BP3, BP2, BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against Program and Erase commands. These bits are written with the Write Status Register (WRSR) command. When the Block Protect (BP4, BP3, BP2, BP1, BP0) bits are set to 1, the relevant memory area (as defined in Table1) becomes protected against Page Program (PP), Sector Erase (SE) and Block Erase (BE) commands. The Block Protect (BP4, BP3, BP2, BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set. The Chip Erase (CE) command is executed if the Block Protect (BP2, BP1, BP0) bits are 0 and CMP=0 or the Block Protect (BP2, BP1, BP0) bits are 1 and CMP=1. Rev 1.3 Mar/24/2020 Page 12 XT25F64B-S 3.3V QUAD IO Serial Flash SRP1, SRP0 bits. The Status Register Protect (SRP) bit is non-volatile Read/Write bits in the status register. The SRP bit controls the method of write protection: software protection, hardware protection, power supply lock-down or one time programmable protection. SRP1 SRP0 WP# Status Register 0 0 X Software Protected The Status Register can be written to after a Write Enable command, WEL=1. (Default) 0 1 0 Hardware Protected WP#=0, the Status Register locked and can not be written until the next power-up. 0 1 1 Hardware Unprotected WP#=1, the Status Register is unlocked and can be written to after a Write Enable command, WEL=1. 1 0 X Power Supply LockDown(1)(2) Status Register is protected and cannot be written to again until the next Power-Down, Power-Up cycle. 1 1 X One-Time Program(2) Description Status Register is permanently protected and cannot be written to. NOTE: 1. When SRP1, SRP0= (1, 0), a Power-Down, Power-Up cycle will change SRP1, SRP0 to (0, 0) state. 2. This feature is available on special order. Please contact XTX for details. QE bit. The Quad Enable (QE) bit is a non-volatile Read/Write bit in the Status Register that allows Quad operation. When the QE bit is set to 0 (Default) the WP# pin and HOLD# pin are enable. When the QE pin is set to 1, the Quad IO2 and IO3 pins are enabled. (The QE bit should never be set to 1 during standard SPI or Dual SPI operation if the WP# or HOLD# pins are tied directly to the power supply or ground). LB bit. The LB bit is a non-volatile One Time Program (OTP) bit in Status Register (S10) that provide the write protect control and status to the Security Registers. The default state of LB is 0, the security registers are unlocked. LB can be set to 1 using the Write Register instruction. LB is One Time Programmable, once it’s set to 1, the Security Registers will become read-only permanently. CMP bit. The CMP bit is a non-volatile Read/Write bit in the Status Register (S14). It is used in conjunction with the BP4-BP0 bits to provide more flexibility for the array protection. Please see the Status registers Memory Protection table for details. The default setting is CMP=0. Rev 1.3 Mar/24/2020 Page 13 XT25F64B-S 3.3V QUAD IO Serial Flash 6. COMMANDS DESCRIPTION All commands, addresses and data are shifted in and out of the device, beginning with the most significant bit on the first rising edge of SCLK after CS# is driven low. Then, the one-byte command code must be shifted in to the device, most significant bit first on SI, each bit being latched on the rising edges of SCLK. See Table2, every command sequence starts with a one-byte command code. Depending on the command, this might be followed by address bytes, or by data bytes, or by both or none. CS# must be driven high after the last bit of the command sequence has been shifted in. For the command of Read, Fast Read, Read Status Register or Release from Deep Power-Down, and Read Device ID, the shifted-in command sequence is followed by a data-out sequence. CS# can be driven high after any bit of the data-out sequence is being shifted out. For the command of Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Write Enable, Write Disable or Deep Power-Down command, CS# must be driven high exactly at a byte boundary, otherwise the command is rejected, and is not executed. That is CS# must be driven high when the number of clock pulses after CS# being driven low is an exact multiple of eight. For Page Program, if at any time the input byte is not a full byte, nothing will happen and WEL will not be reset. Table 2. Commands Command Name Byte1 Byte2 Byte3 Byte4 Byte5 Byte6 n-Bytes Write Enable 06H Write Enable for Volatile Status Register 50H Write Disable 04H Read Status Register 05H (S7-S0) (continuous) Read Status Register-1 35H (S15-S8) (continuous) Write Status Register 01H (S7-S0) (S15-S8) Read Data 03H A23-A16 A15-A8 A7-A0 (D7-D0) Fast Read 0BH A23-A16 A15-A8 A7-A0 dummy Dual Output Fast Read 3BH A23-A16 A15-A8 A7-A0 dummy (D7-D0)(1) (continuous) M7-M0(2) A15-A8 (D7-D0)(1) A7-A0 dummy (continuous) (D7-D0)(3) (continuous) (continuous) (Next byte) (continuous) (D7-D0) (continuous) A7-A0 Dual I/O Fast Read Quad Output Fast Read BBH 6BH A23-A8(2) A23-A16 A23-A0 Quad I/O Fast Read Quad I/O Word Fast EBH M7-M0(4) A23-A0 Dummy(5) (D7-D0)(3) (continuous) Read E7H M7-M0(4) Dummy(6) (D7-D0)(3) (continuous) Continuous Read Reset FFH Page Program 02H A23-A16 A15-A8 A7-A0 (D7-D0) Quad Page Program 32H A23-A16 A15-A8 A7-A0 (D7-D0)(3) Sector Erase 20H A23-A16 A15-A8 A7-A0 Block Erase(32KB) 52H A23-A16 A15-A8 A7-A0 Block Erase(64KB) D8H A23-A16 A15-A8 A7-A0 Rev 1.3 Mar/24/2020 (Next byte) Page 14 XT25F64B-S 3.3V QUAD IO Serial Flash Chip Erase C7/60H Enable QPI Set Burst with Wrap 38H 77H Deep Power-Down B9H Release From Deep ABH Power-Down, And Read Release From Deep Device ID Power-Down ABH Manufacturer/Device ID Manufacturer/Device ID by Dual I/O Manufacturer/Device ID by Quad I/O Read Serial Flash Discoverable Parameters dummy dummy dummy W6-W4 dummy dummy dummy (DID7-DID0) 90H A23-A16 A15-A8 A7-A0 (MID7MID0) 92H A23-A8 A7-A0, M[7:0] 94H A23-A0, M[7:0] dummy (M7-M0) (ID7-ID0) (M7-M0) (ID7-ID0) 5AH A23-A16 A15-A8 A7-A0 dummy (D7-D0) (continuous) 5AH 00H 01H 94H dummy (D7-D0) (continuous) Read Identification 9FH (MID7MID0) (JDID15-J (JDID7-JDI DID8) D0) Erase Security Register(8) Program Security 44H A23-A16 A15-A8 A7-A0 Register(8) 42H A23-A16 A15-A8 A7-A0 (D7-D0) (Next byte) Read Security Register(8) 48H A23-A16 A15-A8 A7-A0 dummy (D7-D0) Enable Reset 66H Reset 99H Read Unique ID (continuous) (DID7-DID0) (continuous) (continuous) (continuous) Table2a. Commands (QPI) Command Name Byte1 Byte2 Byte3 Byte4 Byte5 Byte6 Clock Number (0,1) (2,3) (4,5) (6,7) (8,9) (10,11) Write Enable 06H Write Enable for Volatile Status Register 50H Write Disable 04H Read Status Register 05H (S7-S0) Read Status Register-1 35H (S15-S8) Write Status Register 01H (S7-S0) (S15-S8) Page Program 02H A23-A16 A15-A8 A7-A0 (D7-D0) (Next byte) Rev 1.3 Mar/24/2020 Page 15 XT25F64B-S 3.3V QUAD IO Serial Flash Sector Erase 20H A23-A16 A15-A8 A7-A0 Block Erase(32KB) 52H A23-A16 A15-A8 A7-A0 Block Erase(64KB) D8H A23-A16 A15-A8 A7-A0 Chip Erase C7/60H Deep Power-Down B9H Set Read Parameters C0H P7-P0 Fast Read 0BH A23-A16 A15-A8 A7-A0 dummy (D7-D0) Burst Read with Wrap 0CH A23-A16 A15-A8 A7-A0 dummy (D7-D0) Quad I/O Fast Read EBH A23-A0 dummy(5) (D7-D0)(3) Release from Deep PowerDown, And Read Device ID(10) Manufacturer/Device ID(11) ABH M7-M0(4) dummy dummy dummy * N (ID7-ID0) 90H dummyx2 00H dummy * N MID7~MID0 (ID7-ID0) Read Serial Flash Discoverable Parameters 5AH A23-A16 A15-A8 A7-A0 dummy (D7-D0) Read Unique ID 5AH 00H 01H 94H dummy (D7-D0) Disable QPI FFH Enable Reset 66H Reset 99H NOTE: 1. Dual Output data IO0 = (D6, D4, D2, D0) IO1 = (D7, D5, D3, D1) 2. Dual Input Address IO0 = A22, A20, A18, A16, A14, A12, A10, A8,A6, A4, A2, A0, M6, M4, M2, M0 IO1 = A23, A21, A19, A17, A15, A13, A11, A9,A7, A5, A3, A1, M7, M5, M3, M1 3. Quad Output Data IO0 = (D4, D0, …..) IO1 = (D5, D1, …..) IO2 = (D6, D2, …..) IO3 = (D7, D3, …..) 4. Quad Input Address IO0 = A20, A16, A12, A8, A4, A0, M4, M0 IO1 = A21, A17, A13, A9, A5, A1, M5, M1 IO2 = A22, A18, A14, A10, A6, A2, M6, M2 IO3 = A23, A19, A15, A11, A7, A3, M7, M3 5. Quad I/O Fast Read Data IO0 = (x, x, x, x, D4, D0,…) IO1 = (x, x, x, x, D5, D1,…) Rev 1.3 Mar/24/2020 Page 16 XT25F64B-S 3.3V QUAD IO Serial Flash IO2 = (x, x, x, x, D6, D2,…) IO3 = (x, x, x, x, D7, D3,…) 6. Quad I/O Word Fast Read Data IO0 = (x, x, D4, D0,…) IO1 = (x, x, D5, D1,…) IO2 = (x, x, D6, D2,…) IO3 = (x, x, D7, D3,…) 7. Quad I/O Word Fast Read Data: the lowest address bit must be 0. 8. Security Registers Address: Security Register1: A23-A16=00H, A15-A8=01H, A7-A0= Byte Address; Security Register2: A23-A16=00H, A15-A8=02H, A7-A0= Byte Address; Security Register3: A23-A16=00H, A15-A8=03H, A7-A0= Byte Address. 9. QPI Command, Address, Data input/output format: CLK# 0 1 2 3 4 5 6 7 8 9 10 11 IO0 = C4, C0, A20, A16, A12, A8, A4, A0, D4, D0, D4, D0 IO1 = C5, C1, A21, A17, A13, A9, A5, A1, D5, D1, D5, D1 IO2 = C6, C2, A22, A18, A14, A10, A6, A2, D6, D2, D6, D2 IO3 = C7, C3, A23, A19, A15, A11, A7, A3, D7, D3, D7, D3 10. QPI mode: Release from Deep Power-Down, And Read Device ID (ABH) N dummy cycles should be inserted before ID read cycle, refer to C0H command 11. QPI mode: Manufacturer/Device ID (90H) N dummy cycles should be inserted before ID read cycle, refer to C0H command Table of ID Definitions: Operation Code MID7-MID0 ID15-ID8 9FH 0B 40 90H 0B 17 16 ABH Rev 1.3 ID7-ID0 16 Mar/24/2020 Page 17 3.3V QUAD IO Serial Flash 6.1. XT25F64B-S Write Enable (WREN) (06H) The Write Enable (WREN) command is for setting the Write Enable Latch (WEL) bit. The Write Enable Latch (WEL) bit must be set prior to every Page Program (PP), Sector Erase (SE), Block Erase (BE), Chip Erase (CE) and Write Status Register (WRSR) command. The Write Enable (WREN) command sequence: CS# goes low  sending the Write Enable command CS# goes high. Figure2. Write Enable Sequence Diagram CS# 0 1 2 3 4 5 6 7 SCLK Command SI SO 06H High-Z Figure 2a. Write Enable Sequence Diagram (QPI) CS# 0 1 SCLK 06H SI(IO0) 0 SO(IO1) 0 1 WP#(IO2) 0 1 HOLD#(IO3) 6.2. 0 0 0 Write Enable for Volatile Status Register (50H) The non-volatile Status Register bits can also be written to as volatile bits. This gives more flexibility to change the system configuration and memory protection schemes quickly without waiting for the typical nonvolatile bit write cycles or affecting the endurance of the Status Register non-volatile bits. The Write Enable for Volatile Status Register command must be issued prior to a Write Status Register command and any other commands can't be inserted between them. Otherwise, Write Enable for Volatile Status Register will be cleared. The Write Enable for Volatile Status Register command will not set the Write Enable Latch bit, it is only valid for the Write Status Register command to change the volatile Status Register bit values. Rev 1.3 Mar/24/2020 Page 18 3.3V QUAD IO Serial Flash XT25F64B-S Figure3. Write Enable for Volatile Status Register Sequence Diagram CS# 0 1 2 3 4 5 6 7 SCLK Command SI 50H High-Z SO Figure3a. Write Enable for Volatile Status Register Sequence Diagram (QPI) CS# 0 1 SCLK 50H 6.3. SI(IO0) 1 0 SO(IO1) 0 0 WP#(IO2) 1 HOLD#(IO3) 0 0 0 Write Disable (WRDI) (04H) The Write Disable command is for resetting the Write Enable Latch (WEL) bit. The Write Disable command sequence: CS# goes low sending the Write Disable command CS# goes high. The WEL bit is reset by following condition: Power-up and upon completion of the Write Status Register, Page Program, Sector Erase, Block Erase and Chip Erase commands. Figure 4. Write Disable Sequence Diagram CS# 0 1 2 3 4 5 6 7 SCLK Command SI SO Rev 1.3 04H High-Z Mar/24/2020 Page 19 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 4a. Write Disable Sequence Diagram (QPI) CS# 0 1 SCLK 04H 6.4. SI(IO0) 0 0 SO(IO1) 0 0 WP#(IO2) 0 HOLD#(IO3) 0 1 0 Read Status Register (RDSR) (05H or 35H) The Read Status Register (RDSR) command is for reading the Status Register. The Status Register can be read at any time, even while a Program, Erase or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new command to the device. It is also possible to read the Status Register continuously. For command code “05H”, the SO will output Status Register bits S7~S0. The command code “35H”, the SO will output Status Register bits S15~S8. Figure 5. Read Status Register Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 SCLK Command SI 05H or 35H S7~S0 or S15~S8 out SO High-Z 7 6 5 4 3 2 1 MSB Rev 1.3 Mar/24/2020 S7~S0 or S15~S8 out 0 7 6 5 4 3 2 1 0 7 MSB Page 20 XT25F64B-S 3.3V QUAD IO Serial Flash Figure5a. Read Status Register Sequence Diagram (QPI) CS# 0 1 2 3 4 5 SCLK 05H SI(IO0) 0 1 4 0 4 0 SO(IO1) 0 0 5 1 5 1 WP#(IO2) 0 1 6 2 6 2 HOLD#(IO3) 0 0 7 3 7 3 S7~S0 S7~S0 CS# 0 1 2 3 4 5 SCLK 35H SI(IO0) 1 1 4 0 4 0 SO(IO1) 1 0 5 1 5 1 WP#(IO2) 0 1 6 2 6 2 HOLD#(IO3) 0 0 7 3 7 S15~S8 6.5. 3 S15~S8 Write Status Register (WRSR) (01H) The Write Status Register (WRSR) command allows new values to be written to the Status Register. Before it can be accepted, a Write Enable (WREN) command must previously have been executed. After the Write Enable (WREN) command has been decoded and executed, the device sets the Write Enable Latch (WEL). The Write Status Register (WRSR) command has no effect on S15, S13, S12, S11, S1 and S0 of the Status Register. CS# must be driven high after the eighth or sixteen bit of the data byte has been latched in. If not, the Write Status Register (WRSR) command is not executed. If CS# is driven high after eighth bit of the data byte, the CMP and QE bit will be cleared to 0. As soon as CS# is driven high, the self-timed Write Status Register cycle (whose duration is tW) is initiated. While the Write Status Register cycle is in progress, the Status Register can still be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed. When the cycle is completed, the Write Enable Latch (WEL) is reset. The Write Status Register (WRSR) command allows the user to change the values of the Block Protect (BP4, BP3, BP2, BP1, BP0) bits, to define the size of the area that is to be treated as read-only, as defined in Table1. The Write Status Register (WRSR) command also allows the user to set or reset the Status Register Protect (SRP) bit in accordance with the Write Protect (WP#) signal. The Status Register Protect (SRP) bit and Write Protect (WP#) signal allow the device to be put in the Hardware Protected Mode. The Write Status Register (WRSR) command is not executed once the Hardware Protected Mode is entered. Rev 1.3 Mar/24/2020 Page 21 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 6. Write Status Register Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 SCLK Command SI Status Register in 7 6 5 4 3 2 1 0 15 14 13 12 11 10 9 8 01H MSB MSB High-Z SO Figure 6a. Write Status Register Sequence Diagram (QPI) CS# 0 1 2 3 4 5 SCLK 01H SI(IO0) 0 1 4 0 12 8 SO(IO1) 0 0 5 1 13 9 WP#(IO2) 0 0 6 2 14 10 HOLD#(IO3) 0 0 7 3 15 S7~S0 6.6. 11 S15~S8 Read Data Bytes (READ) (03H) The Read Data Bytes (READ) command is followed by a 3-byte address (A23-A0), each bit being latched-in during the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, each bit being shifted out, at a Max frequency fR, during the falling edge of SCLK. The first byte addressed can be at any location. The address is automatically incremented to the next address after each byte of data is shifted out. The whole memory can, therefore, be read with a single Read Data Bytes (READ) command. Any Read Data Bytes (READ) command, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 7. Read Data Bytes Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 SCLK Command SI 03H 24-bit address(A23:A0) 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB SO Rev 1.3 Data Out1 High-Z MSB Mar/24/2020 Data Out2 7 6 5 4 3 2 1 0 Page 22 XT25F64B-S 3.3V QUAD IO Serial Flash 6.7. Read Data Bytes At Higher Speed (Fast Read) (0BH) The Read Data Bytes at Higher Speed (Fast Read) command is for fast reading data out. It is followed by a 3byte address (A23-A0) and a dummy byte, each bit being latched-in during the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, each bit being shifted out, at a Max frequency fC, during the falling edge of SCLK. The first byte addressed can be at any location. The address is automatically incremented to the next address after each byte of data is shifted out. Figure 8. Read Data Bytes at Higher Speed Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 SCLK Command SI 24-bit address(A23:A0) 0BH 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB High-Z SO CS# 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 SCLK Dummy Byte SI 7 6 5 4 3 2 1 0 Data Out1 SO 7 6 5 4 3 2 1 MSB Data Out2 0 7 6 5 4 3 2 1 Data Out3 0 MSB Fast Read (0BH) in QPI mode The Fast Read command is also supported in QPI mode. In QPI mode, the number of dummy clocks is configured by the “Set Read Parameters (C0H)” command to accommodate a wide range application with different needs for either maximum Fast Read frequency or minimum data access latency. Depending on the Read Parameter Bits P[5:4] setting, the number of dummy clocks can be configured as either 4/6/8. When the dummy cycle is configured to 4, addr [0] input must be 0 Rev 1.3 Mar/24/2020 Page 23 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 8a. Read Data Bytes at Higher Speed Sequence Diagram (QPI) CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 SCLK 0BH SI(IO0) 0 1 4 0 4 0 4 0 4 0 4 0 4 0 SO(IO1) 0 1 5 1 5 1 5 1 5 1 5 1 5 1 WP#(IO2) 0 0 6 2 6 2 6 2 6 2 6 2 6 2 HOLD#(IO3) 0 1 7 3 7 3 7 3 7 3 7 3 7 3 A23-16 A15-8 A7-0 dummy* Byte1 Byte2 Byte3 *Set Read Parameters Command (C0H) can set the number of dummy cycles 6.8. Dual Output Fast Read (3BH) The Dual Output Fast Read command is followed by 3-byte address (A23-A0) and a dummy byte, each bit being latched in during the rising edge of SCLK, then the memory contents are shifted out 2-bit per clock cycle from SI and SO. The command sequence is shown in Figure 9. The first byte addressed can be at any location. The address is automatically incremented to the next address after each byte of data is shifted out. Figure 9. Dual Output Fast Read Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 SCLK Command SI 3BH 24-bit address(A23:A0) 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB High-Z SO CS# 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 SCLK Dummy Byte SI 6 4 2 0 6 4 2 Data Out1 SO Rev 1.3 0 6 4 2 0 6 4 2 Data Out2 7 5 3 1 7 5 3 MSB MSB Mar/24/2020 Data Out3 0 6 Data Out4 1 7 5 3 1 7 5 3 MSB MSB 1 7 Page 24 XT25F64B-S 3.3V QUAD IO Serial Flash 6.9. Quad Output Fast Read (6BH) The Quad Output Fast Read command is followed by 3-byte address (A23-A0) and a dummy byte, each bit being latched in during the rising edge of SCLK, then the memory contents are shifted out 4-bit per clock cycle from IO3, IO2, IO1 and IO0. The command sequence is shown in Figure 10. The first byte addressed can be at any location. The address is automatically incremented to the next address after each byte of data is shifted out. Figure 10. Quad Output Fast Read Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 SCLK Command SI(IO0) 24-bit address(A23:A0) 6BH 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB High-Z SO(IO1) High-Z WP#(IO2) High-Z HOLD#(IO3) CS# 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 SCLK Dummy Byte SI(IO0) 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 SO(IO1) 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 WP#(IO2) 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 HOLD#(IO3) 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 Byte1 Byte2 Byte3 Byte4 Byte5 Byte6 Byte7 Byte8 6.10. Dual I/O Fast Read (BBH) The Dual I/O Fast Read command is similar to the Dual Output Fast Read command but with the capability to input the 3-byte address (A23-0) and a “Continuous Read Mode” byte 2-bit per clock by SI and SO, each bit being latched in during the rising edge of SCLK, then the memory contents are shifted out 2-bit per clock cycle from SI and SO. The command sequence is shown in Figure 11. The first byte addressed can be at any location. The address is automatically incremented to the next address after each byte of data is shifted out. Dual I/O Fast Read with “Continuous Read Mode” The Dual I/O Fast Read command can further reduce command overhead through setting the “Continuous Read Mode” bits (M7- 0) after the input 3-byte address (A23-A0). If the “Continuous Read Mode” bits (M5- 4) Rev 1.3 Mar/24/2020 Page 25 XT25F64B-S 3.3V QUAD IO Serial Flash =(1, 0), then the next Dual I/O Fast Read command (after CS# is raised and then lowered) does not require the BBH command code. The command sequence is shown in figure 11a. If the “Continuous Read Mode” bits (M5- 4) do not equal (1, 0), the next command requires the first BBH command code, thus returning to normal operation. A “Continuous Read Mode” Reset command can be used to reset (M5- 4) before issuing normal command. Figure 11. Dual I/O Fast Read Sequence Diagram (M5-4≠(1, 0)) CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 SCLK Command SI(IO0) BBH SO(IO1) 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 A23-16 A15-8 A7-0 M7-0 CS# 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 SCLK SI(IO0) 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6 SO(IO1) 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7 Byte1 Byte2 Byte5 Byte4 Byte3 Byte6 Figure 11a. Dual I/O Fast Read Sequence Diagram (M5-4= (1, 0)) CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 SCLK SI(IO0) 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 SO(IO1) 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 A23-16 A15-8 A7-0 M7-0 CS# 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 SCLK SI(IO0) 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6 SO(IO1) 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7 Byte1 Rev 1.3 Byte2 Byte3 Mar/24/2020 Byte4 Page 26 XT25F64B-S 3.3V QUAD IO Serial Flash 6.11. Quad I/O Fast Read (EBH) The Quad I/O Fast Read command is similar to the Dual I/O Fast Read command but with the capability to input the 3-byte address (A23-0) and a “Continuous Read Mode” byte and 4-dummy clock 4-bit per clock by IO0, IO1, IO3, IO4, each bit being latched in during the rising edge of SCLK, then the memory contents are shifted out 4-bit per clock cycle from IO0, IO1, IO2, IO3. The command sequence is shown in Figure 12. The first byte addressed can be at any location. The address is automatically incremented to the next address after each byte of data is shifted out. The Quad Enable bit (QE) of Status Register (S9) must be set to enable for the Quad I/O Fast read command. Quad I/O Fast Read with “Continuous Read Mode” The Quad I/O Fast Read command can further reduce command overhead through setting the “Continuous Read Mode” bits (M7-0) after the input 3-byte address (A23-A0). If the “Continuous Read Mode” bits (M5- 4) =(1, 0), then the next Quad I/O Fast Read command (after CS# is raised and then lowered) does not require the EBH command code. The command sequence is shown in Figure 12a. If the “Continuous Read Mode” (M5- 4) do not equal (1, 0), the next command requires the first EBH command code, thus returning to normal operation. A “Continuous Read Mode” Reset command can be used to reset (M5- 4) before issuing normal command. Figure 12. Quad I/O Fast Read Sequence Diagram (M5-4≠(1, 0)) CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 SCLK Command SI(IO0) 4 0 4 0 4 0 4 0 4 0 4 0 4 SO(IO1) 5 1 5 1 5 1 5 1 5 1 5 1 5 WP#(IO2) 6 2 6 2 6 2 6 2 6 2 6 2 6 7 3 7 3 7 3 7 3 7 3 7 3 7 EBH HOLD#(IO3) A23-16 A15-8 A7-0 M7-0 Byte1 Byte2 Dummy Figure 12a. Quad I/O Fast Read Sequence Diagram (M5-4= (1, 0)) CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 SCLK SI(IO0) 4 0 4 0 4 0 4 0 4 0 4 0 4 SO(IO1) 5 1 5 1 5 1 5 1 5 1 5 1 5 WP#(IO2) 6 2 6 2 6 2 6 2 6 2 6 2 6 HOLD#(IO3) 7 3 7 3 7 3 7 3 7 3 7 3 7 A23-16 A15-8 A7-0 M7-0 Rev 1.3 Mar/24/2020 Dummy Byte1 Byte2 Page 27 XT25F64B-S 3.3V QUAD IO Serial Flash Quad I/O Fast Read with ““8/16/32/64-Byte Wrap Around” in Standard SPI mode The Quad I/O Fast Read command can be used to access a specific portion within a page by issuing “Set Burst with Wrap” (77H) commands prior to EBH. The “Set Burst with Wrap” (77H) command can either enable or disable the “Wrap Around” feature for the following EBH commands. When “Wrap Around” is enabled, the data being accessed can be limited to either an 8/16/32/64-byte section of a 256-byte page. The output data starts at the initial address specified in the command, once it reaches the ending boundary of the 8/16/32/64-byte section, the output will wrap around the beginning boundary automatically until CS# is pulled high to terminate the command. The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (8/16/32/64-byte) of data without issuing multiple read commands. The “Set Burst with Wrap” command allows three “Wrap Bits” W6-W4 to be set. The W4 bit is used to enable or disable the “Wrap Around” operation while W6-W5 is used to specify the length of the wrap around section within a page. Quad I/O Fast Read (EBH) in QPI mode The Quad I/O Fast Read command is also supported in QPI mode. See Figure12b. In QPI mode, the number of dummy clocks is configured by the “Set Read Parameters (C0H)” command to accommodate a wide range application with different needs for either maximum Fast Read frequency or minimum data access latency. Depending on the Read Parameter Bits P[5:4] setting, the number of dummy clocks can be configured as either 4/6/8. When the dummy cycle is configured to 4, addr*0+ input must be 0. In QPI mode, the “Continuous Read Mode” bits M7-M0 are also considered as dummy clocks. “Continuous Read Mode” feature is also available in QPI mode for Quad I/O Fast Read command. “Wrap Around” feature is not available in QPI mode for Quad I/O Fast Read command. To perform a read operation with fixed data length wrap around in QPI mode, a dedicated “Burst Read with Wrap” (0CH) command must be used. Figure12b. Quad I/O Fast Read Sequence Diagram (M5-4= (1, 0) QPI) CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 SCLK EBH SI(IO0) 0 1 4 0 4 0 4 0 4 0 4 0 4 0 4 0 SO(IO1) 1 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 WP#(IO2) 1 0 6 2 6 2 6 2 6 2 6 2 6 2 6 2 HOLD#(IO3) 1 1 7 3 7 3 7 3 7 3 7 3 7 3 7 3 A23-16 A15-8 A7-0 M7~M0 * dummy* Byte1 Byte2 Byte3 *Set Read Parameters Command (C0H) can set the number of dummy cycles Rev 1.3 Mar/24/2020 Page 28 XT25F64B-S 3.3V QUAD IO Serial Flash 6.12. Quad I/O Word Fast Read (E7H) The Quad I/O Word Fast Read command is similar to the Quad I/O Fast Read command except that the lowest address bit (A0) must equal 0 and only 2-dummy clock. The command sequence is shown in followed Figure 13. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. The Quad Enable bit (QE) of Status Register (S9) must be set to enable for the Quad I/O Word Fast read command. Quad I/O Word Fast Read with “Continuous Read Mode” The Quad I/O Word Fast Read command can further reduce command overhead through setting the “Continuous Read Mode” bits (M7-0) after the input 3-byte address (A23-A0). If the “Continuous Read Mode” bits (M5- 4) =(1, 0), then the next Quad I/O Word Fast Read command (after CS# is raised and then lowered) does not require the E7H command code. The command sequence is shown in followed Figure 13a. If the “Continuous Read Mode” bits (M5- 4) do not equal (1, 0), the next command requires the first E7H command code, thus returning to normal operation. A “Continuous Read Mode” Reset command can be used to reset (M7-0) before issuing normal command. Figure 13. Quad I/O Word Fast Read Sequence Diagram (M5-4≠(1, 0)) CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 SCLK Command SI(IO0) 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 SO(IO1) 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 WP#(IO2) 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 HOLD#(IO3) 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 E7H A23-16 A15-8 A7-0 M7-0 Dummy Byte1 Byte2 Byte3 Rev 1.3 Mar/24/2020 Page 29 XT25F64B-S 3.3V QUAD IO Serial Flash Figure13a. Quad I/O Word Fast Read Sequence Diagram (M5-4= (1, 0)) CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 SCLK SI(IO0) 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 SO(IO1) 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 WP#(IO2) 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 HOLD#(IO3) 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 A23-16 A15-8 A7-0 M7-0 Dummy Byte1 Byte1 Byte2 Quad I/O Word Fast Read with “8/16/32/64-Byte Wrap Around” in Standard SPI mode The Quad I/O Word Fast Read command can be used to access a specific portion within a page by issuing “Set Burst with Wrap” (77H) commands prior to E7H. The “Set Burst with Wrap” (77H) command can either enable or disable the “Wrap Around” feature for the following E7H commands. When “Wrap Around” is enabled, the data being accessed can be limited to either an 8/16/32/64-byte section of a 256-byte page. The output data starts at the initial address specified in the command, once it reaches the ending boundary of the 8/16/32/64byte section, the output will wrap around the beginning boundary automatically until CS# is pulled high to terminate the command. The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (8/16/32/64-byte) of data without issuing multiple read commands. The “Set Burst with Wrap” command allows three “Wrap Bits” W6-W4 to be set. The W4 bit is used to enable or disable the “Wrap Around” operation while W6-W5 is used to specify the length of the wrap around section within a page. 6.13. Set Burst with Wrap (77H) The Set Burst with Wrap command is used in conjunction with “Quad I/O Fast Read (EBH)”, “Quad I/O Word Fast Read (E7H)” and “Quad Read under DTR (EDH)” commands to access a fixed length of 8/16/32/64-byte section within a 256-byte page in standard SPI mode. The Set Burst with Wrap command sequence: CS# goes low Send Set Burst with Wrap command Send 24 dummy bits Send 8 bits “Wrap bits”CS# goes high W6,W5 Rev 1.3 W4=0 W4=1(default) Wrap Around Wrap Length Wrap Around Wrap Length 0,0 Yes 8-byte No N/A 0,1 Yes 16-byte No N/A 1,0 Yes 32-byte No N/A 1,1 Yes 64-byte No N/A Mar/24/2020 Page 30 XT25F64B-S 3.3V QUAD IO Serial Flash If the W6-W4 bits are set by the Set Burst with Wrap command, all the following “Quad I/O Fast Read (EBH)” and “Quad I/O Word Fast Read (E7H)” and “Quad Read under DTR (EDH)” command will use the W6-W4 setting to access the 8/16/32/64-byte section within any page. To exit the “Wrap Around” function and return to normal read operation, another Set Burst with Wrap command should be issued to set W4=1. In QPI mode, the “Burst Read with Wrap (0CH)” command should be used to perform the Read Operation with “Wrap Around” feature. The Wrap Length set by W5-W6 in Standard SPI mode is still valid in QPI mode and can also be re-configured by “Set Read Parameters (C0H) command. Figure 14. Set Burst with Wrap Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 SCLK Command SI(IO0) 77H X X X X X X 4 X SO(IO1) X X X X X X 5 X WP#(IO2) X X X X X X 6 X HOLD#(IO3) X X X X X X X X W6-W4 6.14. Page Program (PP) (02H) The Page Program (PP) command is for programming the memory. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page Program command. The Page Program (PP) command is entered by driving CS# Low, followed by the command code, three address bytes and at least one data byte on SI. If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data that goes beyond the end of the current page are programmed from the start address of the same page (from the address whose 8 least significant bits (A7-A0) are all zero). CS# must be driven low for the entire duration of the sequence. The Page Program command sequence: CS# goes low sending Page Program command 3-byte address on SI at least 1 byte data on SI  CS# goes high. The command sequence is shown in Figure15. If more than 256 bytes are sent to the device, previously latched data are discarded and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If less than 256 data bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other bytes of the same page. CS# must be driven high after the eighth bit of the last data byte has been latched in; otherwise the Page Program (PP) command is not executed. As soon as CS# is driven high, the self-timed Page Program cycle (whose duration is tPP) is initiated. While the Page Program cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. Rev 1.3 Mar/24/2020 Page 31 XT25F64B-S 3.3V QUAD IO Serial Flash A Page Program (PP) command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1, BP0) is not executed. Figure 15. Page Program Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 SCLK 24-bit address(A23:A0) Command SI 02H 23 22 21 20 19 Data Byte1 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 MSB MSB 2072 2073 2074 2075 2076 2077 2078 2079 CS# 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 SCLK Data Byte2 SI Data Byte3 Data Byte4 Data Byte256 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 MSB MSB 7 6 5 4 3 2 1 0 MSB MSB Figure15a. Page Program Sequence Diagram (QPI) CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 SCLK 02H SI(IO0) 0 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 SO(IO1) 0 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 WP#(IO2) 0 0 6 2 6 2 6 2 6 2 6 2 6 2 6 2 HOLD#(IO3) 0 0 7 3 7 3 7 3 7 3 7 3 7 3 7 A23-16 A15-8 A7-0 Byte1 Byte2 Byte3 3 Byte4 6.15. Quad Page Program (QPP) (32H) The Quad Page Program command is for programming the memory using four pins: IO0, IO1, IO2, and IO3. To use Quad Page Program the Quad enable in status register Bit9 must be set (QE=1). A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page Program command. The Quad Page Program command is entered by driving CS# Low, followed by the command code (32H), three address bytes and at least one data byte on IO pins. The command sequence is shown in Figure 16. If more than 256 bytes are sent to the device, previously latched data are discarded and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If less than 256 data bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other bytes of the same page. CS# must be driven high after the eighth bit of the last data byte has been latched in; otherwise the Quad Page Program command is not executed. Rev 1.3 Mar/24/2020 Page 32 XT25F64B-S 3.3V QUAD IO Serial Flash As soon as CS# is driven high, the self-timed Quad Page Program cycle (whose duration is tPP) is initiated. While the Quad Page Program cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Quad Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Quad Page Program command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1, BP0) will not be executed. Figure 16. Quad Page Program Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 SCLK 24-bit address(A23:A0) Command SI 32H 23 22 21 20 19 7 6 5 4 3 2 1 0 4 0 4 0 4 0 4 0 MSB SO(IO1) 5 1 5 1 5 1 5 1 WP#(IO2) 6 2 6 2 6 2 6 HOLD#(IO3) 2 7 3 7 3 7 3 7 3 Byte1 Byte2 Byte3 Byte4 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 536 537 538 539 540 541 542 543 CS# SCLK SI(IO0) SO(IO1) WP#(IO2) HOLD#(IO3) 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 Byte5 Byte6 Byte7 Byte8 Byte9 Byte10 Byte11 Byte12 Byte13 Byte14 Byte15 Byte16 7 3 7 3 7 3 7 3 Byte253 Byte254 Byte255 Byte256 6.16. Sector Erase (SE) (20H) The Sector Erase (SE) command is for erasing the all data of the chosen sector. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The Sector Erase (SE) command is entered by driving CS# low, followed by the command code, and 3-address byte on SI. Any address inside the sector is a valid address for the Sector Erase (SE) command. CS# must be driven low for the entire duration of the sequence. The Sector Erase command sequence: CS# goes low  sending Sector Erase command  3-byte address on SI  CS# goes high. The command sequence is shown in Figure 17. CS# must be driven high after the eighth Rev 1.3 Mar/24/2020 Page 33 XT25F64B-S 3.3V QUAD IO Serial Flash bit of the last address byte has been latched in; otherwise the Sector Erase (SE) command is not executed. As soon as CS# is driven high, the self-timed Sector Erase cycle (whose duration is tSE) is initiated. While the Sector Erase cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Sector Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Sector Erase (SE) command applied to a sector which is protected by the Block Protect (BP4, BP3, BP2, BP1, BP0) bit (see Table1.0&1.1) will not be executed. Note: Power disruption during erase operation will cause incomplete erase, thus recommend to perform a re-erase once power resume. Figure 17. Sector Erase Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 SCLK Command SI 24-bit address(A23:A0) 20H 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB Figure17a. Sector Erase Sequence Diagram (QPI) CS# 0 1 2 3 4 5 6 7 SCLK 20H SI(IO0) 0 0 4 0 4 0 4 0 SO(IO1) 1 0 5 1 5 1 5 1 WP#(IO2) 0 0 6 2 6 2 6 2 HOLD#(IO3) 0 0 7 3 7 3 7 A23~A16 A15~A8 3 A7~A0 6.17. 32KB Block Erase (BE) (52H) The 32KB Block Erase (BE) command is for erasing the all data of the chosen block. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The 32KB Block Erase (BE) command is entered by driving CS# low, followed by the command code, and three address bytes on SI. Any address inside the block is a valid address for the 32KB Block Erase (BE) command. CS# must be driven low for the entire duration of the sequence. The 32KB Block Erase command sequence: CS# goes low  sending 32KB Block Erase command  3-byte address on SI CS# goes high. The command sequence is shown in Figure18. CS# must be driven high after the eighth bit of the last address byte has been latched in; otherwise the 32KB Block Erase (BE) command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose duration is tBE) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Rev 1.3 Mar/24/2020 Page 34 XT25F64B-S 3.3V QUAD IO Serial Flash 32KB Block Erase (BE) command applied to a block which is protected by the Block Protect (BP4, BP3, BP2, BP1, BP0) bits (see Table1.0 & 1.1) will not be executed. Note: Power disruption during erase operation will cause incomplete erase, thus recommend to perform a re-erase once power resume. Figure 18. 32KB Block Erase Sequence Diagram CS 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 SCLK Command SI 24-bit address(A23:A0) 52H 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB Figure 18a. 32KB Block Erase Sequence Diagram (QPI) CS# 0 1 2 3 4 5 6 7 SCLK 52H SI(IO0) 1 0 4 0 4 0 4 0 SO(IO1) 0 1 5 1 5 1 5 1 WP#(IO2) 1 0 6 2 6 2 6 2 HOLD#(IO3) 0 0 7 3 7 3 7 A23~A16 A15~A8 3 A7~A0 6.18. 64KB Block Erase (BE) (D8H) The 64KB Block Erase (BE) command is for erasing the all data of the chosen block. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The 64KB Block Erase (BE) command is entered by driving CS# low, followed by the command code, and three address bytes on SI. Any address inside the block is a valid address for the 64KB Block Erase (BE) command. CS# must be driven low for the entire duration of the sequence. The 64KB Block Erase command sequence: CS# goes low  sending 64KB Block Erase command  3-byte address on SI  CS# goes high. The command sequence is shown in Figure 19. CS# must be driven high after the eighth bit of the last address byte has been latched in; otherwise the 64KB Block Erase (BE) command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose duration is tBE) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A 64KB Block Erase (BE) command applied to a block which is protected by the Block Protect (BP4, BP3, BP2, BP1, BP0) bits (see Table1.0 & 1.1) will not be executed. Note: Power disruption during erase operation will cause incomplete erase, thus recommend to perform a re-erase once power resume. Rev 1.3 Mar/24/2020 Page 35 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 19. 64KB Block Erase Sequence Diagram CS 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 SCLK Command SI 24-bit address(A23:A0) D8H 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB Figure19a. 64KB Block Erase Sequence Diagram (QPI) CS# 0 1 2 3 4 5 6 7 SCLK D8H SI(IO0) 1 0 4 0 4 0 4 0 SO(IO1) 0 0 5 1 5 1 5 1 WP#(IO2) 1 0 6 2 6 2 6 2 HOLD#(IO3) 1 1 7 3 7 3 7 A23~A16 A15~A8 3 A7~A0 6.19. Chip Erase (CE) (60/C7H) The Chip Erase (CE) command is for erasing the all data of the chip. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit .The Chip Erase (CE) command is entered by driving CS# Low, followed by the command code on Serial Data Input (SI). CS# must be driven Low for the entire duration of the sequence. The Chip Erase command sequence: CS# goes lowsending Chip Erase commandCS# goes high. The command sequence is shown in Figure23. CS# must be driven high after the eighth bit of the command code has been latched in, otherwise the Chip Erase command is not executed. As soon as CS# is driven high, the selftimed Chip Erase cycle (whose duration is tCE) is initiated. While the Chip Erase cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Chip Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Chip Erase (CE) command is executed if the Block Protect (BP2, BP1, BP0) bits are 0 and CMP=0 or the Block Protect (BP2,BP1,and BP0)bits are 1 and CMP=1. The Chip Erase (CE) command is ignored if one or more sectors are protected. Note: Power disruption during erase operation will cause incomplete erase, thus recommend to perform a re-erase once power resume. Rev 1.3 Mar/24/2020 Page 36 3.3V QUAD IO Serial Flash XT25F64B-S Figure 20. Chip Erase Sequence Diagram CS# 0 1 2 3 4 5 6 7 SCLK Command SI 60H or C7H Figure20a. Chip Erase Sequence Diagram (QPI) CS# 0 1 SCLK C7H SI(IO0) 0 1 SO(IO1) 0 1 WP#(IO2) HOLD#(IO3) 1 1 0 1 CS# 0 1 SCLK 60H SI(IO0) 0 0 SO(IO1) 1 0 WP#(IO2) 1 0 HOLD#(IO3) Rev 1.3 0 Mar/24/2020 0 Page 37 XT25F64B-S 3.3V QUAD IO Serial Flash 6.20. Deep Power-Down (DP) (B9H) Executing the Deep Power-Down (DP) command is the only way to put the device in the lowest consumption mode (the Deep Power-Down Mode). It can also be used as an extra software protection mechanism, while the device is not in active use, since in this mode, the device ignores all Write, Program and Erase commands. Driving CS# high deselects the device, and puts the device in the Standby Mode (if there is no internal cycle currently in progress). But this mode is not the Deep Power-Down Mode. The Deep Power-Down Mode can only be entered by executing the Deep Power-Down (DP) command. Once the device has entered the Deep PowerDown Mode, all commands are ignored except the Release from Deep Power-Down and Read Device ID (RDI) command. This releases the device from this mode. The Release from Deep Power-Down and Read Device ID (RDI) command also allows the Device ID of the device to be output on SO. The Deep Power-Down Mode automatically stops at Power-Down, and the device always Power-Up in the Standby Mode. The Deep Power-Down (DP) command is entered by driving CS# low, followed by the command code on SI. CS# must be driven low for the entire duration of the sequence. The Deep Power-Down command sequence: CS# goes lowsending Deep Power-Down commandCS# goes high. The command sequence is shown in Figure 21. CS# must be driven high after the eighth bit of the command code has been latched in; otherwise the Deep Power-Down (DP) command is not executed. As soon as CS# is driven high, it requires a delay of tDP before the supply current is reduced to ICC2 and the Deep PowerDown Mode is entered. Any Deep Power-Down (DP) command, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 21. Deep Power-Down Sequence Diagram CS# tDP 0 1 2 3 4 5 6 7 SCLK Stand-by mode Command SI Deep Power-down mode B9H Figure 21a. Deep Power-Down Sequence Diagram (QPI) tPD CS# 0 1 SCLK B9H SI(IO0) 1 1 SO(IO1) 1 0 WP#(IO2) 0 0 1 1 HOLD#(IO3) Standby Mode Rev 1.3 Mar/24/2020 Deep Power Down Mode Page 38 XT25F64B-S 3.3V QUAD IO Serial Flash 6.21. Release from Deep Power-Down and Read Device ID (RDI) (ABH) The Release from Power-Down and Read/Device ID command is a multi-purpose command. It can be used to release the device from the Power-Down state or obtain the devices electronic identification (ID) number. To release the device from the Power-Down state, the command is issued by driving the CS# pin low, shifting the instruction code “ABH” and driving CS# high as shown in Figure22. Release from Power-Down will take the time duration of tRES1 (See AC Characteristics) before the device will resume normal operation and other command are accepted. The CS# pin must remain high during the tRES1 time duration. When used only to obtain the Device ID while not in the Power-Down state, the command is initiated by driving the CS# pin low and shifting the instruction code “ABH” followed by 3-dummy byte. The Device ID bits are then shifted out on the falling edge of SCLK with most significant bit (MSB) first as shown in Figure22b. The Device ID value is listed in Manufacturer and Device Identification table. The Device ID can be read continuously. The command is completed by driving CS# high. When used to release the device from the Power-Down state and obtain the Device ID, the command is the same as previously described, and shown in Figure 22b, except that after CS# is driven high it must remain high for a time duration of tRES2 (See AC Characteristics). After this time duration the device will resume normal operation and other command will be accepted. If the Release from Power-Down/Device ID command is issued while an Erase, Program or Write cycle is in process (when WIP equal 1) the command is ignored and will not affects on the current cycle. Figure 22. Release Power-Down Sequence Diagram CS tRES1 0 1 2 3 4 5 6 7 SCLK Command SI ABH Deep Power-down mode Stand-by mode Figure 22a. Release Power-Down Sequence Diagram (QPI) CS# tRES1 0 1 SCLK ABH SI(IO0) SO(IO1) WP#(IO2) HOLD#(IO3) 0 1 0 1 1 1 0 1 Deep Power Down Mode Rev 1.3 Mar/24/2020 Standby Mode Page 39 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 22b. Release Power-Down/Read Device ID Sequence Diagram CS 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 SCLK Command SI ABH tRES2 3 Dummy Bytes 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB Device ID High-Z SO MSB 7 6 5 4 3 2 1 0 Stand-by Mode Figure 22c. Release Power-Down/Read Device ID Sequence Diagram (QPI) CS# tRES2 0 1 2 3 4 5 6 7 8 9 SCLK ABH SI(IO0) 0 1 4 0 4 0 4 0 4 0 SO(IO1) 1 1 5 1 5 1 5 1 5 1 WP#(IO2) 0 0 6 2 6 2 6 2 6 2 HOLD#(IO3) 1 1 7 3 7 3 7 3 7 3 Deep Power Down Mode dummy dummy dummy* Standby Mode Device ID *Set Read Parameters Command (C0H) can set the number of dummy cycles 6.22. Read Manufacture ID/ Device ID (REMS) (90H) The Read Manufacturer/Device ID command is an alternative to the Release from Power-Down / Device ID command that provides both the JEDEC assigned Manufacturer ID and the specific Device ID. The command is initiated by driving the CS# pin low and shifting the command code “90H” followed by a 24-bit address (A23-A0) of 000000H. After which, the Manufacturer ID and the Device ID are shifted out on the falling edge of SCLK with most significant bit (MSB) first is shown in Figure 23. If the 24-bit address is initially set to 000001H, the Device ID will be read first. In QPI mode the dummy cycles can be configured by C0H command. When the dummy cycle is configured to 4, addr [0] input must be 0. Rev 1.3 Mar/24/2020 Page 40 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 23. Read Manufacture ID/ Device ID Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 SCLK Command SI 24-bit address(A23:A0) 90H 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB High-Z SO CS# 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 SCLK SI Manufacturer ID SO Manufacturer ID Device ID 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 MSB MSB MSB Figure 23a. Read Manufacture ID/ Device ID Sequence Diagram (QPI) CS# 0 1 2 3 4 5 6 7 8 9 10 11 SCLK 90H SI(IO0) 1 0 4 0 4 0 4 0 4 0 4 0 SO(IO1) 0 0 5 1 5 1 5 1 5 1 5 1 WP#(IO2) 0 0 6 2 6 2 6 2 6 2 6 2 HOLD#(IO3) 1 0 7 3 7 3 7 3 7 3 7 3 dummy dummy dummy* MID Device ID *Set Read Parameters Command (C0H) can set the number of dummy cycles Rev 1.3 Mar/24/2020 Page 41 XT25F64B-S 3.3V QUAD IO Serial Flash 6.23. Read Manufacture ID/ Device ID Dual I/O (92H) The Read Manufacturer/Device ID Dual I/O command is an alternative to the Release from Power-Down / Device ID command that provides both the JEDEC assigned Manufacturer ID and the specific Device ID by dual I/O. The command is initiated by driving the CS# pin low and shifting the command code “92H” followed by a 24-bit address (A23-A0) of 000000H. After which, the Manufacturer ID and the Device ID are shifted out on the falling edge of SCLK with most significant bit (MSB) first as shown in Figure 24 If the 24-bit address is initially set to 000001H, the Device ID will be read first. Figure 24. Read Manufacture ID/ Device ID Dual I/O Sequence Diagram CS 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 SCLK Command SI(IO0) 92H SO(IO1) 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 A23-16 A15-8 A7-0 M7-0 CS 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 SCLK SI(IO0) 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6 SO(IO1) 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7 MFR ID Device ID MFR ID (Repeat) Device ID (Repeat) MFR ID (Repeat) Device ID (Repeat) 6.24. Read Manufacture ID/ Device ID Quad I/O (94H) The Read Manufacturer/Device ID Quad I/O command is an alternative to the Release from Power-Down / Device ID command that provides both the JEDEC assigned Manufacturer ID and the specific Device ID by quad I/O. The command is initiated by driving the CS# pin low and shifting the command code “94H” followed by a 24-bit address (A23-A0) of 000000H. After which, the Manufacturer ID and the Device ID are shifted out on the falling edge of SCLK with most significant bit (MSB) first is shown in Figure 25. If the 24-bit address is initially set to 000001H, the Device ID will be read first. Rev 1.3 Mar/24/2020 Page 42 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 25. Read Manufacture ID/ Device ID Quad I/O Sequence Diagram CS 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 SCLK Command SI(IO0) 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 SO(IO1) 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 WP#(IO2) 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 HOLD#(IO3) 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 94H A23-16 A15-8 A7-0 M7-0 Dummy MID DID MID DID MID DID 6.25. Read Identification (RDID) (9FH) The Read Identification (RDID) command allows the 8-bit manufacturer identification to be read, followed by two bytes of device identification. The device identification indicates the memory type in the first byte, and the memory capacity of the device in the second byte. Any Read Identification (RDID) command while an Erase or Program cycle is in progress, is not decoded, and has no effect on the cycle that is in progress. The Read Identification (RDID) command should not be issued while the device is in Deep Power-Down Mode. The device is first selected by driving CS# to low. Then, the 8-bit command code for the command is shifted in. This is followed by the 24-bit device identification, stored in the memory, being shifted out on Serial Data Output, each bit being shifted out during the falling edge of Serial Clock. The command sequence is shown in Figure26. The Read Identification (RDID) command is terminated by driving CS# to high at any time during data output. When CS# is driven high, the device is put in the Standby Mode. Once in the Standby Mode, the device waits to be selected, so that it can receive, decode and execute commands. Figure 26. Read Identification ID Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 SCLK Command SI 9FH Manufacturer ID SO High-Z 7 6 5 4 3 2 1 Memory Type JDID15-JDID8 0 7 6 5 4 3 2 1 Capacity JDID7-JDID0 0 7 6 5 4 3 2 1 0 High-Z MSB Rev 1.3 Mar/24/2020 Page 43 XT25F64B-S 3.3V QUAD IO Serial Flash 6.26. Erase Security Registers (44H) The device provides four 256-byte Security Registers which only erased all at once but able to program individually. These registers may be used by the system manufacturers to store security and other important information separately from the main memory array. The Erase Security Registers command is similar to Sector/Block Erase command. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The Erase Security Registers command sequence: CS# goes low sending Erase Security Registers CommandCS# goes high. The command sequence is shown in Figure 29. CS# must be driven high after the eighth bit of the command code has been latched in, otherwise the Erase Security Registers command is not executed. As soon as CS# is driven high, the self-timed Erase Security Registers cycle (whose duration is tSE) is initiated. While the Erase Security Registers cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Erase Security Registers cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Security Registers Lock Bit (LB) in the Status Register can be used to OTP protect the security registers. Once the LB bit is set to 1, the Security Registers will be permanently locked; the Erase Security Registers command will be ignored. Address A23-A16 A15-A10 A9-A0 Security Registers 00000000 000000 Don’t Care Figure 29. Erase Security Registers command Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 SCLK Command SI 44H 24-bit address(A23:A0) 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB 6.27. Program Security Registers (42H) The Program Security Registers command is similar to the Page Program command. It allows from 1 to 256 bytes Security Registers data to be programmed. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Program Security Registers command. The Program Security Registers command is entered by driving CS# Low, followed by the command code (42H), three address bytes and at least one data byte on SI. As soon as CS# is driven high, the self-timed Program Security Registers cycle (whose duration is tPP) is initiated. While the Program Security Registers cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Program Security Registers cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. If the Security Registers Lock Bit (LB) is set to 1, the Security Registers will be permanently locked. Program Security Registers command will be ignored. Rev 1.3 Mar/24/2020 Page 44 XT25F64B-S 3.3V QUAD IO Serial Flash Address A23-A16 A15-A8 A7-A0 Security Registers 0 00H 00H Byte Address Security Registers 1 00H 01H Byte Address Security Registers 2 00H 02H Byte Address Security Registers 3 00H 03H Byte Address Figure 30. Program Security Registers command Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 SCLK 24-bit address(A23:A0) Command SI 42H 23 22 21 20 19 Data Byte1 7 6 5 4 3 2 1 MSB 0 7 6 5 4 3 2 1 0 MSB 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 2072 2073 2074 2075 2076 2077 2078 2079 CS# SCLK Data Byte2 SI 7 6 5 4 3 2 1 MSB Data Byte3 0 7 6 5 4 3 2 1 MSB Data Byte4 0 7 6 5 4 3 2 1 MSB Data Byte256 0 7 6 5 4 3 2 1 0 MSB 6.28. Read Security Registers (48H) The Read Security Registers command is similar to Fast Read command. The command is followed by a 3byte address (A23-A0) and a dummy byte, each bit being latched-in during the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, each bit being shifted out, at a Max frequency fC, during the falling edge of SCLK. The first byte addressed can be at any location. The address is automatically incremented to the next address after each byte of data is shifted out. Once the A9-A0 address reaches the last byte of the register (Byte 3FFH), it will reset to 000H, the command is completed by driving CS# high. Rev 1.3 Address A23-A16 A15-A10 A9-A0 Security Registers 00000000 000000 Address Mar/24/2020 Page 45 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 31. Read Security Registers command Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 SCLK Command SI 48H 24-bit address(A23:A0) 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB High-Z SO CS# 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 SCLK Dummy Byte SI 7 6 5 4 3 2 1 0 Data Out1 SO 7 6 5 4 3 2 1 Data Out2 0 7 6 5 4 3 2 1 Data Out3 0 MSB MSB 6.29. Set Read Parameters (C0H) In QPI mode, to accommodate a wide range of applications with different needs for either maximum readfrequency or minimum data access latency, “Set Read Parameters (C0H)” instruction can be used to configure the number of dummy clocks for “Fast Read (0BH)”, “Fast Read Quad I/O (EBH)” & “Burst Read with Wrap (0CH)” instructions, and to configure the number of bytes of “Wrap Length” for the “Burst Read with Wrap (0CH)” instruction. In Standard SPI mode, the “Set Read Parameters (C0h)” instruction is not accepted. The dummy clocks for various Fast Read instructions in Standard/Dual/Quad SPI mode are fixed and will remain unchanged when the device is switched from Standard SPI mode to QPI mode and requires to be set again, prior to any 0Bh, EBh or 0Ch instructions. When the device is switched from QPI mode to SPI mode, the number of dummy clocks goes back to default. The default “Wrap Length” after a power up or a Reset instruction is 8 bytes, the default number of dummy clocks is 8. The “Wrap Length” is set by W6-4 bit in the “Set Burst with Wrap (77h)” instruction in Standard SPI mode and by P1-P0 in the “Set Read Parameters (C0H)” in the QPI mode. The Wrap Length set by P1-P0 in QPI mode is still valid in SPI mode and can also be re-configured by “Set Burst with Wrap (77h)”. Rev 1.3 P5-P4 Dummy Clocks Maximum Read Freq. P1-P0 Wrap Length 00 4 48MHz 00 8-byte 01 4 48MHz 01 16-byte 10 6 48MHz 10 32-byte 11 8 48MHz 11 64-byte Mar/24/2020 Page 46 XT25F64B-S 3.3V QUAD IO Serial Flash Figure32. Set Read Parameters command Sequence Diagram CS# 0 1 2 3 SCLK C0H SI(IO0) 0 0 P4 P0 SO(IO1) 0 0 P5 P1 WP#(IO2) 1 0 P6 P2 HOLD#(IO3) 1 0 P7 P3 Read Parameter 6.30. Burst Read with Wrap (0CH) The “Burst Read with Wrap (0CH)” command provides an alternative way to perform the read operation with “Wrap Around” in QPI mode. This command is similar to the “Fast Read (0BH)” command in QPI mode, except the addressing of the read operation will “Wrap Around” to the beginning boundary of the “Wrap Around” once the ending boundary is reached. The “Wrap Length” and the number of dummy clocks can be configured by the “Set Read Parameters (C0H)” command. Figure 33. Burst Read with Wrap command Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 SCLK 0CH SI(IO0) 0 0 4 0 4 0 4 0 4 0 4 0 4 0 SO(IO1) 0 0 5 1 5 1 5 1 5 1 5 1 5 1 WP#(IO2) 0 1 6 2 6 2 6 2 6 2 6 2 6 2 HOLD#(IO3) 0 1 7 3 7 3 7 3 7 3 7 3 7 3 A23-16 A15-8 A7-0 dummy* Byte1 Byte2 Byte3 *Set Read Parameters Command (C0H) can set the number of dummy cycles 6.31. Enable QPI (38H) The device support both Standard/Dual/Quad SPI and QPI mode. The “Enable QPI (38H)” command can switch the device from SPI mode to QPI mode. See the command Table 2a for all support QPI commands. In order to switch the device to QPI mode, the Quad Enable (QE) bit in Status Register-1 must be set to 1 first, and “Enable QPI (38H)” command must be issued. If the QE bit is 0, the “Enable QPI (38H)” command will be ignored and the device will remain in SPI mode. When the device is switched from SPI mode to QPI mode, the existing Write Enable Latch and the Wrap Length setting will remain unchanged. Rev 1.3 Mar/24/2020 Page 47 3.3V QUAD IO Serial Flash XT25F64B-S Figure 34. Enable QPI mode command Sequence Diagram CS 0 1 2 3 4 5 6 7 SCLK Command SI SO 38H High-Z 6.32. Continuous Read Mode Reset (CRMR) (FFH)/ Disable QPI (FFH) The Dual/Quad I/O Fast Read operations, “Continuous Read Mode” bits (M7-0) are implemented to further reduce command overhead. By setting the (M7-0) to AXH, the next Dual/Quad I/O Fast Read operations do not require the BBH/EBH/E7H command code. Because the device has no hardware reset pin, so if Continuous Read Mode bits are set to “AXH”, the device will not recognize any standard SPI commands. So Continuous Read Mode Reset command will release the Continuous Read Mode from the “AXH” state and allow standard SPI command to be recognized. The command sequence is show in Figure35. Figure 35. Continuous Read Mode Reset Sequence Diagram CS# Mode Bit Reset for Quad/ Dual I/O 0 1 2 3 4 5 6 7 SCLK SI(IO0) FFH SO(IO1) Don’t care WP#(IO2) Don’t care HOLD#(IO3) Don’t care Disable QPI (FFH) To exit the QPI mode and return to Standard/Dual/Quad SPI mode, the “Disable QPI (FFH)” command must be issued. When the device is switched from QPI mode to SPI mode, the existing Write Enable Latch and the Wrap Length setting will remain unchanged. When the device is in QPI mode, the first FFH command will exit continuous read mode and the second FFH command will exit QPI mode. Rev 1.3 Mar/24/2020 Page 48 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 35a. Disable QPI mode command Sequence Diagram CS# 0 1 SCLK FFH SI(IO0) 1 1 SO(IO1) 1 1 WP#(IO2) WP#(IO2) 1 1 HOLD#(IO3) HOLD#(IO3) 1 1 6.33. Enable Reset (66H) and Reset (99H) If the Reset command is accepted, any on-going internal operation will be terminated and the device will return to its default power-on state and lose all the current volatile settings, such as Volatile Status Register bits, Write Enable Latch status (WEL), Read Parameter setting (P7-P0) and Wrap Bit Setting (W6-W4). The “Reset (99H)” command sequence as follow: CS# goes low  Sending Enable Reset command  CS# goes high  CS# goes low  Sending Reset command  CS# goes high. Once the Reset command is accepted by the device, the device will take approximately tRST_R to reset. During this period, no command will be accepted. Data corruption may happen if there is an on-going internal Erase or Program operation when Reset command sequence is accepted by the device. It is recommended to check the BUSY bit and the SUS bit in Status Register before issuing the Reset command sequence. Figure 36. Enable Reset and Reset command Sequence Diagram CS# 0 1 2 3 4 5 6 7 0 1 2 3 4 5 6 7 SCLK Command SI Rev 1.3 High-Z 66H Command 99H Mar/24/2020 Page 49 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 36a. Enable Reset and Reset command Sequence Diagram (QPI) CS# 0 1 0 1 SCLK 66H SI(IO0) 99H 0 0 SO(IO1) 1 1 WP#(IO2) 1 1 HOLD#(IO3) 0 1 0 1 0 0 0 0 1 1 6.34. Read Serial Flash Discoverable Parameter (5AH) The Serial Flash Discoverable Parameter (SFDP) standard provides a consistent method of describing the functional and feature capabilities of serial flash devices in a standard set of internal parameter tables. These parameter tables can be interrogated by host system software to enable adjustments needed to accommodate divergent features from multiple vendors. The concept is similar to the one found in the Introduction of JEDEC Standard, JESD68 on CFI. SFDP is a standard of JEDEC Standard No.216. Figure 37. Read Serial Flash Discoverable Parameter command Sequence Diagram CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 SCLK Command SI 5AH 24-bit address(A23:A0) 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB High-Z SO CS# 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 SCLK Dummy Byte SI 7 6 5 4 3 2 1 0 Data Out1 SO 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 Data Out3 0 MSB MSB Rev 1.3 Data Out2 Mar/24/2020 Page 50 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 37a. Read Serial Flash Discoverable Parameter command Sequence Diagram (QPI) CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 SCLK 5AH SI(IO0) 1 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 SO(IO1) 0 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 WP#(IO2) 1 0 6 2 6 2 6 2 6 2 6 2 6 2 6 2 HOLD#(IO3) 0 1 7 3 7 3 7 3 7 3 7 3 7 3 7 3 A15-8 A23-16 A7-0 dummy* Byte2 Byte1 Byte3 *Set Read Parameters Command (C0H) can set the number of dummy cycles 6.35. Read Unique ID (5AH) The Read Unique ID command accesses a factory-set read-only 128bit number that is unique to each device. The Unique ID can be used in conjunction with user software methods to help prevent copying or cloning of a system. The Read Unique ID command sequence: CS# goes low → sending Read Unique ID command →00H →01H →94H → Dummy byte 128bit Unique ID Out → CS# goes high. The command sequence is show below. Figure 38. Read Unique ID (RUID) Sequence (Command 5AH) CS# 0 1 2 3 4 5 6 7 8 9 10 11 24 25 26 27 28 29 30 31 SCLK Command SI 5AH 24-bit address(A23:A0) 23 22 21 20 19 7 6 5 4 3 2 1 0 MSB High-Z SO CS# 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 160 161 162 163 164 165 166 167 SCLK Dummy Byte SI 7 6 5 4 3 2 1 0 128 bit unique serial number SO 12 12 12 12 12 12 12 12 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 MSB Rev 1.3 Mar/24/2020 Page 51 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 38a. Read Serial Flash Discoverable Parameter command Sequence Diagram (QPI) CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 SCLK 5AH SI(IO0) 1 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0 SO(IO1) 0 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 WP#(IO2) 1 0 6 2 6 2 6 2 6 2 6 2 6 2 6 2 HOLD#(IO3) 0 1 7 3 7 3 7 3 7 3 7 3 7 3 7 3 A23-16 A15-8 A7-0 dummy* Byte1 Byte2 Byte3 *Set Read Parameters Command (C0H) can set the number of dummy cycles Rev 1.3 Mar/24/2020 Page 52 XT25F64B-S 3.3V QUAD IO Serial Flash Table 3. Signature and Parameter Identification Data Values Description SFDP Signature Comment Fixed:50444653H Add(H) DW Add (Byte) (Bit) Data Data 00H 07:00 53H 53H 01H 15:08 46H 46H 02H 23:16 44H 44H 03H 31:24 50H 50H SFDP Minor Revision Number Start from 00H 04H 07:00 00H 00H SFDP Major Revision Number Start from 01H 05H 15:08 01H 01H Number of Parameters Headers Start from 00H 06H 23:16 01H 01H 07H 31:24 FFH FFH 08H 07:00 00H 00H Start from 0x00H 09H 15:08 00H 00H Number Parameter Table Length Start from 0x01H 0AH 23:16 01H 01H (in double word) Parameter table 0BH 31:24 09H 09H 0CH 07:00 30H 30H First address of JEDEC Flash 0DH 15:08 00H 00H Parameter Table Pointer (PTP) Parameter table Contains 0xFFH and can never be 0EH 23:16 00H 00H Unused changed 0FH 31:24 FFH FFH ID Number(XTX Manufacturer ID) It is indicates XTX manufacturer ID 10H 07:00 0BH 0BH Start from 0x00H 11H 15:08 00H 00H Number Start from 0x01H 12H 23:16 01H 01H Parameter Table Length How many DWORDs in the (in double word) Parameter table 13H 31:24 03H 03H First address of XTX Flash 14H 07:00 60H 60H Parameter table 15H 15:08 00H 00H 16H 23:16 00H 00H 17H 31:24 FFH FFH Contains 0xFFH and can never be Unused changed 00H: It indicates a JEDEC specified ID number (JEDEC) header Parameter Table Minor Revision Number Parameter Table Major Revision How many DWORDs in the Parameter Table Minor Revision Number Parameter Table Major Revision Parameter Table Pointer (PTP) Contains 0xFFH and can never be Unused Rev 1.3 changed Mar/24/2020 Page 53 XT25F64B-S 3.3V QUAD IO Serial Flash Table 4. Parameter Table (0): JEDEC Flash Parameter Tables Description Comment Add(H) DW Add (Byte) (Bit) Data 01:00 01b 02 1b 03 0b 04 0b 07:05 111b 15:08 20H 16 1b 18:17 00b 19 0b 20 1b 21 1b 22 1b 23 1b 33H 31:24 FFH 37H:34H 31:00 Data 00: Reserved; 01: 4KB erase; Block/Sector Erase Size 10: Reserved; 11: not support 4KB erase Write Granularity 0: 1Byte, 1: 64Byte or larger Write Enable Instruction Re- 0: Nonvolatile status quested for Writing to Volatile bit 1: Volatile statusbit Status Registers (BP status register bit) 0: Use 50H Opcode, 1: Use 06H Opcode, Write Enable Opcode Select for Note:If target flash status register is 30H Writing to Volatile Status Registers E5H Nonvolatile, then bits 3 and 4 must be set to 00b. Contains 111b and can never be Unused changed 31H 4KB Erase Opcode (1-1-2) Fast Read 0=Not support, 1=Support Address Bytes Number used in 00: 3Byte only, 01: 3 or 4Byte, addressing flash array 10: 4Byte only, 11: Reserved 20H Double Transfer Rate (DTR) clocking 0=Not support, 1=Support (1-2-2) Fast Read 0=Not support, 1=Support (1-4-4) Fast Read 0=Not support, 1=Support (1-1-4) Fast Read 0=Not support, 1=Support 32H Unused Unused Flash Memory Density (1-4-4) Fast Read Number of 0 0000b: Wait states (Dummy Wait states Clocks) not support 000b:Mode Bits not support 39H (1-4-4) Fast Read Opcode (1-1-4) Fast Read Number of 0 0000b: Wait states (Dummy Wait states Clocks) not support Mode Bits Rev 1.3 00100b 44H 07:05 010b 15:08 EBH 20:16 01000b 3AH (1-1-4) Fast Read Number of 000b:Mode Bits not support Mar/24/2020 FFH 007FFFFFH 38H (1-4-4) Fast Read Number of Mode Bits 04:00 F1H EBH 08H 23:21 000b Page 54 XT25F64B-S 3.3V QUAD IO Serial Flash (1-1-4) Fast Read Opcode Description Comment (1-1-2) Fast Read Number of 0 0000b: Wait states (Dum- Wait states (1-1-2) Fast Read Number my Clocks) not support of Mode Bits 000b: Mode Bits not support 3BH 31:24 6BH 6BH Add(H) DW Add (Byte) (Bit) Data Data 04:00 01000b 3CH 3DH (1-1-2) Fast Read Opcode 08H 07:05 000b 15:08 3BH 20:16 00010b 3BH (1-2-2) Fast Read Number of Wait states 3EH (1-2-2) Fast Read Number of Mode Bits 3FH (1-2-2) Fast Read Opcode (2-2-2) Fast Read 0=not support 1=support Unused (4-4-4) Fast Read 0=not support 1=support 40H Unused 42H 23:21 010b 31:24 BBH 00 0b 03:01 111b 04 1b 07:05 111b BBH EEH Unused 43H:41H 31:08 0xFFH 0xFFH Unused 45H:44H 15:00 0xFFH 0xFFH 20:16 00000b (2-2-2) Fast Read Number of Wait 0 0000b: Wait states (Dummy states Clocks) not support 46H (2-2-2) Fast Read Number of Mode Bits (2-2-2) Fast Read Opcode 23:21 000b 47H 31:24 FFH FFH 49H:48H 15:00 0xFFH 0xFFH 20:16 00000b 000b: Mode Bits not support Unused (4-4-4) Fast Read Number of Wait 0 0000b: Wait states (Dummy states Clocks) not support 00H 4AH 00H (4-4-4) Fast Read Number of Mode Bits 23:21 000b 4BH 31:24 FFH FFH 4CH 07:00 0CH 0CH 4DH 15:08 20H 20H 4EH 23:16 0FH 0FH 4FH 31:24 52H 52H 50H 07:00 10H 10H 51H 15:08 D8H D8H 000b: Mode Bits not support (4-4-4) Fast Read Opcode Sector/block size=2^N bytes Sector Type 1 Size 0x00b: this sector type don’t exist Sector Type 1 erase Opcode Sector/block size=2^N bytes Sector Type 2 Size 0x00b: this sector type don’t exist Sector Type 2 erase Opcode Sector/block size=2^N bytes Sector Type 3 Size 0x00b: this sector type don’t exist Sector Type 3 erase Opcode Rev 1.3 Mar/24/2020 Page 55 XT25F64B-S 3.3V QUAD IO Serial Flash Sector/block size=2^N bytes Sector Type 4 Size 0x00b: this sector type don’t exist Sector Type 4 erase Opcode 52H 23:16 00H 00H 53H 31:24 FFH FFH Table 5. Parameter Table (1): XTX Flash Parameter Tables Description Comment Add(H) DW Add (Byte) (Bit) Data Data 61H:60H 15:00 3600H 3600H 63H:62H 31:16 2700H 2700H 2000H=2.000V 2700H=2.700V Vcc Supply Maximum Voltage 3600H=3.600V 1650H=1.650V 2250H=2.250V Vcc Supply Minimum Voltage 2300H=2.300V 2700H=2.700V HW Reset# pin 0=not support 1=support 00 0b HW Hold# pin 0=not support 1=support 01 1b Deep Power Down Mode 0=not support 1=support 02 1b SW Reset 0=not support 1=support 03 1b 11:04 99H 12 0b 13 0b 14 1b 15 1b 66H 23:16 FFH FFH 67H 31:24 64H 64H 0=not support 1=support 00 0b 0=Volatile 1=Nonvolatile 01 0b 09:02 FFH Should be issue Reset SW Reset Opcode Program Suspend/Resume Enable(66H) before Reset cmd 0=not support 1=support Erase Suspend/Resume 0=not support 1=support 65H:64H Unused Wrap-Around Read mode 0=not support 1=support Wrap-Around Read mode Opcode 7994H 08H:support 8B wrap-around read 16H:8B&16B Wrap-Around Read data length 32H:8B&16B&32B 64H:8B&16B&32B&64B Individual block lock Individual block lock bit (Volatile/Nonvolatile) Individual block lock Opcode Individual block lock Volatile protect bit default protect status Secured OTP 0=protect 1=unprotect 10 0b 0=not support 1=support 11 0b Read Lock 0=not support 1=support 12 0b Permanent Lock 0=not support 1=support 13 1b 15:14 11b Unused Rev 1.3 Mar/24/2020 6BH:68H E3FCH Page 56 XT25F64B-S 3.3V QUAD IO Serial Flash 31:16 Unused Rev 1.3 Mar/24/2020 FFFFH FFFFH Page 57 XT25F64B-S 3.3V QUAD IO Serial Flash 7. ELECTRICAL CHARACTERISTICS 7.1. Power-on Timing Vcc(max) Chip Selection is not allowed Vcc(min) Reset State tVSL Device is fully accessible VWI tPUW Time Table3. Power-Up Timing and Write Inhibit Threshold Note: At power-down, need to ensure VCC drop to 0.5V before the next power-on in order for the device to have a proper power-on reset. Symbol 7.2. Parameter Min Max Unit tVSL VCC(min) To CS# Low 10 us tPUW Time Delay Before Write Instruction 1 - ms VWI Write Inhibit Voltage 1.5 2.5 V Initial Delivery State The device is delivered with the memory array erased: all bits are set to 1(each byte contains FFH).The Status Register contains 00H (all Status Register bits are 0). 7.3. 7.4. Data Retention and Endurance Parameter Typical Unit Data Retention Time 20 Years Erase/Program Endurance 100K Cycles Min Max Latch up Characteristics Parameter Input Voltage Respect To VSS On I/O Pins -1.0V VCC Current Rev 1.3 -100mA Mar/24/2020 VCC+1.0V 100mA Page 58 XT25F64B-S 3.3V QUAD IO Serial Flash 7.5. Absolute Maximum Ratings Parameter Value Unit Ambient Operating Temperature -40 to 85 ℃ Storage Temperature -65 to 150 ℃ Output Short Circuit Current 200 mA Applied Input/Output Voltage -0.5 to 4.0 V -0.5 to 4.0 V VCC 7.6. Capacitance Measurement Condition Symbol Parameter Typ Min Max Unit Conditions CIN Input Capacitance 6 pF VIN=0V COUT Output Capacitance 8 pF VOUT=0V CL Load Capacitance 30 Input Rise And Fall time pF 5 ns Input Pulse Voltage 0.1VCC to 0.8VCC V Input Timing Reference Voltage 0.2VCC to 0.7VCC V Output Timing Reference Voltage 0.5VCC .8 V VCC Figure38. Input Test Waveform and Measurement Level Maximum Negative Overshoot Waveform 20ns 20ns VSS VSS-2.0V 20ns Maximum Positive Overshoot Waveform 20ns VCC+2.0V VCC 20ns Rev 1.3 Mar/24/2020 20ns Page 59 XT25F64B-S 3.3V QUAD IO Serial Flash 7.7. DC Characteristics (T=-40℃~85℃,VCC=2.7~3.6V) Symbol ILI ILO Parameter Test Condition Min. Typ Max. Unit ±2 μA ±2 μA 12 40 μA 0.1 4 μA 15 20 mA 13 18 mA 7 10 mA Input Leakage Current (1) Output Leakage Current (1) CS#=VCC ICC1 Standby Current VIN=VCC or VSS CS#=VCC ICC2 Deep Power-Down Current VIN=VCC or VSS CLK=0.1VCC/0.9VCC at 108MHz, Q=Open(*1,*2,*4 I/O) CLK=0.1VCC/0.9VCC at 80MHz, Q=Open(*1,*2,*4 ICC3 Operating Current(Read) (2) I/O) CLK=0.1VCC/0.9VCC at 50MHZ,Q=Open(*1,*2,*4) ICC4 Operating Current(PP) CS#=VCC 30 mA ICC5 Operating Current(WRSR) CS#=VCC 30 mA ICC6 Operating Current(SE) CS#=VCC 30 mA ICC7 Operating Current(BE) CS#=VCC 30 mA VIL Input Low Voltage -0.5 0.2VCC V VIH Input High Voltage 0.7VCC VCC+0.4 V VOL Output Low Voltage IOL=1.6mA 0.4 V VOH Output High Voltage IOH=-100uA VCC-0.2 V Notes: 1. Tested on sample basis and specified through design and characterization data, T= 25° C. 2. Pattern 00 or FF. Typical values given for T=25°C. Value guaranteed by design and/or characterization, not 100% tested in production. Rev 1.3 Mar/24/2020 Page 60 XT25F64B-S 3.3V QUAD IO Serial Flash 7.8. AC Characteristics (T=-40℃~85℃,VCC=2.7~3.6V,CL=30pF) Symbol Parameter fC Max. Unit Serial Clock Frequency For: Fast Read (0BH), Dual Output(3BH), Dual I/O (BBH) 108 MHz fC1 Serial Clock Frequency For: Quad I/O(EBH), Quad Output(6BH) 86 MHz fC2 Serial Clock Frequency For QPI (0BH, EBH) 72 MHz fR Serial Clock Frequency For: Read Data(03H), Read Identification ID(9FH), Read Manufacture ID (90H) 72 MHz tCLH Serial Clock High Time 45% PC ns tCLL Serial Clock Low Time 45% PC ns tCLCH Serial Clock Rise Time(Slew Rate) 0.2 V/ns tCHCL Serial Clock Fall Time(Slew Rate) 0.2 V/ns tSLCH CS# Active Setup Time 5 ns tCHSH CS# Active Hold Time 5 ns tSHCH CS# Not Active Setup Time 5 ns tCHSL CS# Not Active Hold Time 5 ns tSHSL CS# High Time (read/write) 20 ns tSHQZ Output Disable Time tCLQX Output Hold Time 1 ns tDVCH Data In Setup Time 2 ns tCHDX Data In Hold Time 2 ns tHLCH Hold# Low Setup Time(relative to Clock) 5 ns tHHCH Hold# High Setup Time(relative to Clock) 5 ns tCHHL Hold# High Hold Time(relative to Clock) 5 ns tCHHH Hold# Low Hold Time(relative to Clock) 5 ns tCLQV Clock Low To Output Valid tWHSL Write Protect Setup Time Before CS# Low 20 ns tSHWL Write Protect Hold Time After CS# High 100 ns tDP CS# High To Deep Power-Down Mode 0.1 µs tRES1 CS# High To Standby Mode Without Electronic Signature Read 20 µs tRES2 CS# High To Standby Mode With Electronic Signature Read 20 µs tRST_R CS# High To Next Command After Reset (from read) 20 µs tRST_P CS# High To Next Command After Reset (from program) 20 µs tRST_E CS# High To Next Command After Reset (from erase) 12 ms Rev 1.3 Min. Typ. 9 7.5 Mar/24/2020 ns ns Page 61 XT25F64B-S 3.3V QUAD IO Serial Flash tW Write Status Register Cycle Time 60 5000 ms tPP Page Programming Time 0.3 0.7 ms tSE Sector Erase Time 60 5000 ms tBE1 Block Erase Time(32K Bytes) 0.15 1.2s s tBE2 Block Erase Time(64K Bytes) 0.25 1.6s s tCE Chip Erase Time 22 60 s Note: 1. 2. 3. Rev 1.3 Clock high or Clock low must be more than or equal to 45%Pc. Pc=1/fC(MAX) Maximum Serial Clock Frequencies are measured results picked at the falling edge. Typical values given for TA=25°C. Value guaranteed by design and/or characterization, are not 100% tested in production. Mar/24/2020 Page 62 XT25F64B-S 3.3V QUAD IO Serial Flash Figure 39. Serial Input Timing tSHSL CS# tCHSL tCHSH tSLCH tSHCH SCLK tDVCH SI tCHCL tCLCH tCHDX MSB LSB High-Z SO Figure 40. Output Timing CS# tCLH tSHQZ SCLK tCLQV tCLQX tCLL tCLQV tCLQX LSB SO SI Least significant address bit (LSB) in Figure 41. Hold Timing CS# tCHHL tHLCH tHHCH SCLK tHLQZ SO tCHHH tHHQX HOLD# SI do not care during HOLD operation Rev 1.3 Mar/24/2020 Page 63 XT25F64B-S 3.3V QUAD IO Serial Flash 8. ORDERING INFORMATION The ordering part number is formed by a valid combination of the following XT 25F 64B SO I G U -S Company Prefix XT = XTX Product Family 25F = 2.7~3.6V Serial Flash Memory with 4KB Uniform-Sector Product Density 64B = 64M bit Product Package SO = 8-pin SOP8(150mil) SS = 8-pin SOP8(208mil) DX = 8-pin DFN8(4x3x0.55mm) WO = WSON 6x5 BG = BGA 8x6 Temperature & Moisture Sensitivity Level I = Industrial Level Temp. (-40℃ to +85℃), MSL3 Green Code G = Green/Reach Package Product Carrier U = Tube; T = Tape & Reel; A = Tray Internal Version “S” Rev 1.3 Mar/24/2020 Page 64 XT25F64B-S 3.3V QUAD IO Serial Flash 9. PACKAGE INFORMATION 9.1. Package SOP8 150MIL e 8 5 12*(2 X) 1.200 15*(2 X) Detail “A” Pin #1 ɸ0.8 1 b “B” b 4 Base Metal A2 A c 0.813 L L1 Θ E1 E 10° h Detail “B” SEATING PLANE A1 “A” c D SYMBOL A A1 A2 b C D E1 e E h L L1 θ MIN 1.35 0.10 1.30 0.33 0.19 4.80 3.80 — 5.80 0.25 0.508 0.837 0° MILLIMETER NOM — — — — — 4.90 3.90 1.27 6.00 0.35 0.635 1.040 — MAX 1.75 0.25 1.50 0.51 0.25 5.00 4.00 — 6.20 0.50 0.762 1.243 8° Note: 1. Coplanarity: 0.1mm; 2. MAX allowable mold flash is 0.15mm at the PKG ends 0.25mm between leads; 3. All dimension follow JEDEC MS-012 standard; Rev 1.3 Mar/24/2020 Page 65 XT25F64B-S 3.3V QUAD IO Serial Flash E1 Package SOP8 208MIL E 9.2. 0.8 0.8 b b1 C A1 With Plating b SYMBOL A A1 b b1 C C1 D E E1 e L θ Rev 1.3 L 0.25 e θ° GAGE PLANE SEATING PLANE Base Metal A2 D C1 A C MIN 1.75 0.05 0.33 0.30 0.17 0.15 5.13 7.70 5.18 0.50 0 MILLIMETER NOM 1.95 0.15 — — — — 5.23 7.90 5.28 1.27 BSC 0.65 — Mar/24/2020 MAX 2.16 0.25 0.51 0.48 0.25 0.23 5.33 8.10 5.38 0.80 8 Page 66 XT25F64B-S 3.3V QUAD IO Serial Flash 9.3. Package DFN8 (4x3x0.55) mm D A △ B A2 0.10 C // 0.10 C ? E △ 0.10 C A Side View Top View y C A1 0.10 M C A B C AB D1 b E1 0.10 0.10 M C A B 0.10 M C L E2 E1 0.10 M C A B E2 ee/2 Bottom View Symbol Unit Min A A1 0.50 0.00 Milli- Norm 0.55 meters Max 0.60 A2 0.15 0.05 b D D1 E E1 E2 e 0.25 2.90 0.10 3.90 0.70 0.30 3.00 0.25 4.00 0.80 0.80BSC 0.80BSC 0.35 3.10 0.40 4.10 0.90 y L 0.00 0.50 0.60 0.08 0.70 Note: 1. Both package length and width do not include mold flash. 2. The exposed metal pad area on the bottom of the package is connected to device ground (GND pin), so both Floating and connecting GND of exposed pad are also available. Rev 1.3 Mar/24/2020 Page 67 XT25F64B-S 3.3V QUAD IO Serial Flash 9.4. Package WSON (6x5) mm A D PIN #1 CORNER E A2 A1 L b E2 e D2 PIN #1 CORNER Dimensions in Millimeters Symbol Min Norm Max A 0.70 0.75 0.80 A1 0.00 0.02 0.04 A2 --- 0.20 --- D 5.90 6.00 6.10 E 4.90 5.00 5.10 D2 3.30 3.40 3.50 E2 3.90 4.00 4.10 e --- 1.27 --- b 0.35 0.40 0.45 L 0.55 0.60 0.65 Note: 1. Coplanarity: 0.1mm Rev 1.3 Mar/24/2020 Page 68 XT25F64B-S 3.3V QUAD IO Serial Flash 9.5. Package BGA (8x6) mm // 0.10 C A 3 2 1 1 A A B B C C D D E E F F 2 3 4 A D1 c 4 PIN A1 INDEX A1 PIN A1 INDEX ob 0.15 M C A B 0.08 M C 0.10 C e B C E1 E 0.10(4X) SEATING PLANE BALL LAND Note: Ball land:0.45mm. 1 Ball Opening:0.35mm. PCB ball land suggested
XT25F64BSOIGT-S 价格&库存

很抱歉,暂时无法提供与“XT25F64BSOIGT-S”相匹配的价格&库存,您可以联系我们找货

免费人工找货