0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
PH8230E,115

PH8230E,115

  • 厂商:

    NEXPERIA(安世)

  • 封装:

    SOT669

  • 描述:

    MOS管 N-Channel VDS=30V VGS=±20V ID=67A RDS(ON)=8.2mΩ@10V SOT669

  • 数据手册
  • 价格&库存
PH8230E,115 数据手册
Important notice Dear Customer, On 7 February 2017 the former NXP Standard Product business became a new company with the tradename Nexperia. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below. Instead of http://www.nxp.com, http://www.philips.com/ or http://www.semiconductors.philips.com/, use http://www.nexperia.com Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email) Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below: - © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved Should be replaced with: - © Nexperia B.V. (year). All rights reserved. If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via salesaddresses@nexperia.com). Thank you for your cooperation and understanding, Kind regards, Team Nexperia PH8230E N-channel TrenchMOS logic level FET Rev. 04 — 17 November 2009 Product data sheet 1. Product profile 1.1 General description Logic level N-channel enhancement mode Field-Effect Transistor (FET) in a plastic package using TrenchMOS technology. This product is designed and qualified for use in computing, communications, consumer and industrial applications only. 1.2 Features and benefits „ Higher operating power due to low thermal resistance „ Simple gate drive required due to low gate charge „ Low conduction losses due to low on-state resistance 1.3 Applications „ DC-to-DC convertors „ Portable equipment „ Notebook computers „ Switched-mode power supplies 1.4 Quick reference data Table 1. Quick reference Symbol Parameter Conditions Min Typ Max Unit VDS drain-source voltage Tj ≥ 25 °C; Tj ≤ 150 °C - - 30 V ID drain current Tmb = 25 °C; VGS = 10 V; see Figure 1 and 3 - - 67 A Ptot total power dissipation Tmb = 25 °C; see Figure 2 - - 62.5 W VGS = 5 V; ID = 20 A; VDS 10 V; Tj = 25 °C; see Figure 11 - 5 - nC VGS = 10 V; ID = 10 A; Tj = 25 °C; see Figure 9 and 10 - 7.6 8.2 mΩ Dynamic characteristics QGD gate-drain charge Static characteristics RDSon drain-source on-state resistance PH8230E NXP Semiconductors N-channel TrenchMOS logic level FET 2. Pinning information Table 2. Pinning information Pin Symbol Description Simplified outline 1 S source 2 S source 3 S source 4 G gate mb D mounting base; connected to drain Graphic symbol D mb G S mbb076 1 2 3 4 SOT669 (LFPAK) 3. Ordering information Table 3. Ordering information Type number Package Name Description Version PH8230E LFPAK plastic single-ended surface-mounted package (LFPAK); 4 leads SOT669 4. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter Conditions Min Max Unit VDS drain-source voltage Tj ≥ 25 °C; Tj ≤ 150 °C - 30 V VGS gate-source voltage -20 20 V ID drain current VGS = 10 V; Tmb = 100 °C; see Figure 1 - 42 A VGS = 10 V; Tmb = 25 °C; see Figure 1 and 3 - 67 A IDM peak drain current tp ≤ 10 µs; pulsed; Tmb = 25 °C; see Figure 3 - 268 A Ptot total power dissipation Tmb = 25 °C; see Figure 2 - 62.5 W Tstg storage temperature -55 150 °C Tj junction temperature -55 150 °C Source-drain diode IS source current Tmb = 25 °C - 52 A ISM peak source current tp ≤ 10 µs; pulsed; Tmb = 25 °C - 150 A - 115 mJ Avalanche ruggedness EDS(AL)S non-repetitive VGS = 10 V; Tj(init) = 25 °C; ID = 33.9 A; Vsup = 30 V; drain-source avalanche tp = 0.15 ms; unclamped energy PH8230E_4 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 04 — 17 November 2009 2 of 12 PH8230E NXP Semiconductors N-channel TrenchMOS logic level FET 03aa23 120 Ider (%) 03aa15 120 Pder (%) 80 80 40 40 0 0 0 50 100 150 200 0 50 100 150 Tmb (°C) Fig 1. Normalized continuous drain current as a function of mounting base temperature 200 Tmb (°C) Fig 2. Normalized total power dissipation as a function of mounting base temperature 003aaa369 103 ID (A) Limit RDSon = VDS / ID 102 tp = 10 μ s 100 μ s 1 ms 10 10 ms DC 100 ms 1 10−1 10−1 Fig 3. 1 10 VDS (V) 102 Safe operating area; continuous and peak drain currents as a function of drain-source voltage PH8230E_4 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 04 — 17 November 2009 3 of 12 PH8230E NXP Semiconductors N-channel TrenchMOS logic level FET 5. Thermal characteristics Table 5. Thermal characteristics Symbol Parameter Conditions Min Typ Max Unit Rth(j-mb) thermal resistance from junction to mounting base see Figure 4 - - 2 K/W 003aaa370 10 Zth(j-mb) (K/W) δ = 0.5 1 0.2 0.1 δ= P 0.05 0.02 single pulse t tp T 10−1 10−4 Fig 4. tp T 10−3 10−2 10−1 t p (s) 1 Transient thermal impedance from junction to mounting base as a function of pulse duration PH8230E_4 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 04 — 17 November 2009 4 of 12 PH8230E NXP Semiconductors N-channel TrenchMOS logic level FET 6. Characteristics Table 6. Symbol Characteristics Parameter Conditions Min Typ Max Unit Static characteristics V(BR)DSS drain-source breakdown voltage ID = 250 µA; VGS = 0 V; Tj = 25 °C 30 - - V VGS(th) gate-source threshold voltage ID = 1 mA; VDS = VGS; Tj = 150 °C; see Figure 8 0.5 - - V ID = 1 mA; VDS = VGS; Tj = 25 °C; see Figure 8 1 1.7 2.5 V VDS = 30 V; VGS = 0 V; Tj = 25 °C - 0.06 1 µA VDS = 30 V; VGS = 0 V; Tj = 150 °C - - 500 µA VGS = 20 V; VDS = 0 V; Tj = 25 °C - 20 100 nA VGS = -20 V; VDS = 0 V; Tj = 25 °C - 20 100 nA VGS = 10 V; ID = 10 A; Tj = 25 °C; see Figure 9 and 10 - 7.6 8.2 mΩ VGS = 10 V; ID = 10 A; Tj = 150 °C; see Figure 9 and 10 - 13 14 mΩ VGS = 4.5 V; ID = 10 A; Tj = 25 °C; see Figure 10 - 11 13.2 mΩ ID = 20 A; VDS = 10 V; VGS = 5 V; Tj = 25 °C; see Figure 11 - 14 - nC - 5.7 - nC IDSS IGSS RDSon drain leakage current gate leakage current drain-source on-state resistance Dynamic characteristics QG(tot) total gate charge QGS gate-source charge QGD gate-drain charge ID = 20 A; VDS 10 V; VGS = 5 V; Tj = 25 °C; see Figure 11 - 5 - nC Ciss input capacitance - 1400 - pF Coss output capacitance VDS = 10 V; VGS = 0 V; f = 1 MHz; Tj = 25 °C; see Figure 12 - 527 - pF Crss reverse transfer capacitance - 235 - pF td(on) turn-on delay time - 28 - ns tr rise time - 44 - ns td(off) turn-off delay time - 33 - ns tf fall time - 21 - ns VDS = 10 V; RL = 1.0 Ω; VGS = 4.5 V; RG(ext) = 4.7 Ω; Tj = 25 °C; ID = 10 A Source-drain diode VSD source-drain voltage IS = 10 A; VGS = 0 V; Tj = 25 °C; see Figure 13 - 0.85 1.2 V trr reverse recovery time IS = 20 A; dIS/dt = -100 A/µs; VGS = 0 V; VDS = 20 V; Tj = 25 °C - 38 - ns PH8230E_4 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 04 — 17 November 2009 5 of 12 PH8230E NXP Semiconductors N-channel TrenchMOS logic level FET 003aaa371 10 10 V ID (A) 003aaa372 10 ID (A) 8 4V 8 6 6 VGS = 3.2 V 4 Tj = 150 °C 4 25 °C 3.1 V 3V 2 2 2.9 V 2.8V 0 0 Fig 5. 0.5 1 1.5 VDS (V) 0 2 Output characteristics: drain current as a function of drain-source voltage; typical values 1 Fig 6. 03am28 10−2 ID 2 3 VGS (V) 4 Transfer characteristics: drain current as a function of gate-source voltage; typical values 003aaa414 3 VGS(th) (A) max (V) 10−3 2 min typ max typ 10−4 1 10−5 0 Fig 7. 1 2 VGS (V) 0 −60 3 Sub-threshold drain current as a function of gate-source voltage Fig 8. 0 60 120 Tj (°C) 180 Gate-source threshold voltage as a function of junction temperature PH8230E_4 Product data sheet min © NXP B.V. 2009. All rights reserved. Rev. 04 — 17 November 2009 6 of 12 PH8230E NXP Semiconductors N-channel TrenchMOS logic level FET 003aaa373 100 2.9 V 3 V RDSon 3.1 V 03aa27 2 3.2 V a (mΩ) 75 1.5 50 1 VGS = 3.5 V 0.5 25 4V 10 V 0 0 Fig 9. 2 4 6 8 ID (A) 10 Drain-source on-state resistance as a function of drain current; typical values 003aaa376 10 VGS (V) 0 −60 0 60 120 Tj (°C) 180 Fig 10. Normalized drain-source on-state resistance factor as a function of junction temperature 003aaa374 104 C (pF) 8 6 Ciss 103 4 Coss 2 Crss 102 0 0 10 20 QG (nC) 30 Fig 11. Gate-source voltage as a function of gate charge; typical values 10−1 10 VDS (V) 102 Fig 12. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values PH8230E_4 Product data sheet 1 © NXP B.V. 2009. All rights reserved. Rev. 04 — 17 November 2009 7 of 12 PH8230E NXP Semiconductors N-channel TrenchMOS logic level FET 003aaa375 10 IS (A) 8 6 Tj = 150 °C 4 25 °C 2 0 0 0.2 0.4 0.6 0.8 1 VSD (V) Fig 13. Source current as a function of source-drain voltage; typical values PH8230E_4 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 04 — 17 November 2009 8 of 12 PH8230E NXP Semiconductors N-channel TrenchMOS logic level FET 7. Package outline Plastic single-ended surface-mounted package (LFPAK); 4 leads A2 A E SOT669 C c2 b2 E1 b3 L1 mounting base b4 D1 D H L2 1 2 3 e 4 w M A b 1/2 X c e A (A 3) A1 C θ L detail X y C 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT mm A A1 A2 A3 b b2 1.20 0.15 1.10 0.50 4.41 0.25 1.01 0.00 0.95 0.35 3.62 b3 b4 2.2 2.0 0.9 0.7 c D (1) c2 D1(1) E(1) E1(1) max 0.25 0.30 4.10 4.20 0.19 0.24 3.80 5.0 4.8 3.3 3.1 e H L L1 L2 w y θ 1.27 6.2 5.8 0.85 0.40 1.3 0.8 1.3 0.8 0.25 0.1 8° 0° Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. OUTLINE VERSION SOT669 REFERENCES IEC JEDEC JEITA MO-235 EUROPEAN PROJECTION ISSUE DATE 04-10-13 06-03-16 Fig 14. Package outline SOT669 (LFPAK) PH8230E_4 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 04 — 17 November 2009 9 of 12 PH8230E NXP Semiconductors N-channel TrenchMOS logic level FET 8. Revision history Table 7. Revision history Document ID Release date Data sheet status Change notice Supersedes PH8230E_4 20091117 Product data sheet - PH8230E-03 Modifications: • The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors. • Legal texts have been adapted to the new company name where appropriate. PH8230E-03 20040302 Product data - PH8230E-02 PH8230E-02 20030429 Product data - PH8230E-01 PH8230E-01 20030304 Preliminary data - - PH8230E_4 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 04 — 17 November 2009 10 of 12 PH8230E NXP Semiconductors N-channel TrenchMOS logic level FET 9. Legal information 9.1 Data sheet status Document status [1][2] Product status[3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] Please consult the most recently issued document before initiating or completing a design. [2] The term 'short data sheet' is explained in section "Definitions". [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 9.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. 9.3 Disclaimers General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. 9.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. TrenchMOS — is a trademark of NXP B.V. 10. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com PH8230E_4 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 04 — 17 November 2009 11 of 12 PH8230E NXP Semiconductors N-channel TrenchMOS logic level FET 11. Contents 1 1.1 1.2 1.3 1.4 2 3 4 5 6 7 8 9 9.1 9.2 9.3 9.4 10 Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . .1 General description . . . . . . . . . . . . . . . . . . . . . .1 Features and benefits . . . . . . . . . . . . . . . . . . . . .1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . .1 Quick reference data . . . . . . . . . . . . . . . . . . . . .1 Pinning information . . . . . . . . . . . . . . . . . . . . . . .2 Ordering information . . . . . . . . . . . . . . . . . . . . . .2 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . .2 Thermal characteristics . . . . . . . . . . . . . . . . . . .4 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . .5 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . .9 Revision history . . . . . . . . . . . . . . . . . . . . . . . . .10 Legal information. . . . . . . . . . . . . . . . . . . . . . . . 11 Data sheet status . . . . . . . . . . . . . . . . . . . . . . . 11 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Contact information. . . . . . . . . . . . . . . . . . . . . . 11 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2009. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 17 November 2009 Document identifier: PH8230E_4
PH8230E,115 价格&库存

很抱歉,暂时无法提供与“PH8230E,115”相匹配的价格&库存,您可以联系我们找货

免费人工找货