0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74AVC16244DGG,518

74AVC16244DGG,518

  • 厂商:

    NEXPERIA(安世)

  • 封装:

    TSSOP48_12.5X6.1MM

  • 描述:

    IC BUF NON-INVERT 3.6V 48TSSOP

  • 数据手册
  • 价格&库存
74AVC16244DGG,518 数据手册
Important notice Dear Customer, On 7 February 2017 the former NXP Standard Product business became a new company with the tradename Nexperia. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below. Instead of http://www.nxp.com, http://www.philips.com/ or http://www.semiconductors.philips.com/, use http://www.nexperia.com Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email) Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below: - © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved Should be replaced with: - © Nexperia B.V. (year). All rights reserved. If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via salesaddresses@nexperia.com). Thank you for your cooperation and understanding, Kind regards, Team Nexperia INTEGRATED CIRCUITS DATA SHEET 74AVC16244 16-bit buffer/line driver; 3-state (3.6 V tolerant) Product specification Supersedes data of 1998 Dec 11 File under Integrated Circuits, IC24 1999 Nov 15 Philips Semiconductors Product specification 16-bit buffer/line driver; 3-state (3.6 V tolerant) 74AVC16244 FEATURES DESCRIPTION • Wide supply voltage range from 1.2 to 3.6 V The 74AVC16244 is a 16-bit non-inverting buffer/line driver with 3-state outputs. This device can be used as four 4-bit buffers, two 8-bit buffers or one 16-bit buffer. The 3-state outputs are controlled by the output enable inputs nOE. A HIGH level on input nOE causes the outputs to assume a high-impedance OFF-state. • Complies with JEDEC standard no. 8-1A/5/7 • CMOS low power consumption • Input/output tolerant up to 3.6 V • Dynamic Controlled Output (DCO) circuit dynamically changes output impedance, resulting in noise reduction without speed degradation This product is designed to have an extremely fast propagation delay and a minimum amount of power consumption. • Low inductance multiple power and ground pins for minimum noise and ground bounce To ensure the high-impedance output state during power-up or power-down, input nOE should be tied to VCC through a pull-up resistor (live insertion). • Power off disables 74AVC16244 outputs, permitting live insertion. A DCO circuitry is implemented to support termination line drive during transient (see Figs 1 and 2). MNA506 MNA507 0 300 handbook, halfpage handbook, halfpage I OH (mA) I OL (mA) 3.3 V 1.8 V −100 200 2.5 V 2.5 V −200 100 1.8 V 3.3 V −300 0 0 1 2 3 VOH (V) 4 0 Fig.1 Output current as a function of output voltage. 1999 Nov 15 1 2 3 VOL (V) 4 Fig.2 Output current as a function of output voltage. 2 Philips Semiconductors Product specification 16-bit buffer/line driver; 3-state (3.6 V tolerant) 74AVC16244 QUICK REFERENCE DATA GND = 0 V; Tamb = 25 °C; tr = tf ≤ 2.0 ns; CL = 30 pF. SYMBOL PARAMETER tPHL/tPLH propagation delay nAn to nYn CI input capacitance CPD power dissipation capacitance per buffer CONDITIONS TYP. UNIT VCC = 1.2 V 2.6 ns VCC = 1.5 V 1.8 ns VCC = 1.8 V 1.7 ns VCC = 2.5 V 1.3 ns VCC = 3.3 V 1.1 ns 5.0 pF outputs enabled 34 pF outputs disabled 1 pF notes 1 and 2 Notes 1. CPD is used to determine the dynamic power dissipation (PD in µW). PD = CPD × VCC2 × fi + ∑ (CL × VCC2 × fo) where: fi = input frequency in MHz; fo = output frequency in MHz; CL = output load capacitance in pF; VCC = supply voltage in Volts; ∑ (CL × VCC2 × fo) = sum of outputs. 2. The condition is VI = GND to VCC. FUNCTION TABLE See note 1. INPUTS nOE OUTPUTS nAn L L L L H H H X Z Note 1. H = HIGH voltage level; L = LOW voltage level; X = don’t care; Z = high-impedance OFF-state. 1999 Nov 15 nYn 3 Philips Semiconductors Product specification 16-bit buffer/line driver; 3-state (3.6 V tolerant) 74AVC16244 ORDERING INFORMATION PACKAGE TYPE NUMBER TEMPERATURE RANGE PINS PACKAGE MATERIAL CODE −40 to +85 °C 48 TSSOP plastic SOT362-1 74AVC16244DGG PINNING PIN SYMBOL DESCRIPTION 1 1OE output enable input (active LOW) 2, 3, 5 and 6 1Y0 to 1Y3 data outputs 4, 10, 15, 21, 28, 34, 39 and 45 GND ground (0 V) 7, 18, 31 and 42 VCC positive supply voltage 8, 9, 11 and 12 2Y0 to 2Y3 data outputs 13, 14, 16 and 17 3Y0 to 3Y3 data outputs 19, 20, 22 and 23 4Y0 to 4Y3 data outputs 24 4OE output enable input (active LOW) 25 3OE output enable input (active LOW) 26, 27, 29 and 30 4A3 to 4A0 data inputs 32, 33, 35 and 36 3A3 to 3A0 data inputs 37, 38, 40 and 41 2A3 to 2A0 data inputs 43, 44, 46 and 47 1A3 to 1A0 data inputs 48 2OE output enable input (active LOW) 1999 Nov 15 4 Philips Semiconductors Product specification 16-bit buffer/line driver; 3-state (3.6 V tolerant) 74AVC16244 handbook, halfpage handbook, halfpage 1OE 1 48 2OE 1Y0 2 47 1A0 1Y1 3 46 1A1 GND 4 45 GND 1Y2 5 44 1A2 1Y3 6 43 1A3 VCC 7 42 VCC 2Y0 8 41 2A0 2Y1 9 40 2A1 nA0 nY0 nA1 nY1 nA2 nY2 nA3 nY3 nOE MNA502 GND 10 39 GND 2Y2 11 38 2A2 37 2A3 2Y3 12 3Y0 13 Fig.4 Logic symbol. 16244 36 3A0 3Y1 14 35 3A1 GND 15 34 GND handbook, halfpage 1 48 25 24 3Y2 16 33 3A2 3Y3 17 32 3A3 47 1EN 2EN 3EN 4EN 1 1 2 46 3 VCC 18 31 VCC 44 5 4Y0 19 30 4A0 43 6 4Y1 20 29 4A1 41 1 2 8 40 9 GND 21 28 GND 38 11 4Y2 22 27 4A2 37 12 4Y3 23 26 4A3 36 4OE 24 25 3OE 35 14 33 16 32 17 1 3 13 MNA501 30 1 4 19 29 20 27 22 26 23 MNA503 Fig.3 Pin configuration. 1999 Nov 15 Fig.5 IEEE/IEC logic symbol. 5 Philips Semiconductors Product specification 16-bit buffer/line driver; 3-state (3.6 V tolerant) 74AVC16244 RECOMMENDED OPERATING CONDITIONS SYMBOL VCC PARAMETER DC supply voltage CONDITIONS according JEDEC low-voltage standards low-voltage applications MIN. MAX. UNIT 1.65 1.95 V 2.3 2.7 V 3.0 3.6 V 1.2 3.6 V 0 3.6 V 0 3.6 V VI DC input voltage VO DC output voltage 3-state HIGH or LOW state 0 VCC V Tamb operating ambient temperature in free air −40 +85 °C tr,tf input rise and fall times VCC = 1.65 to 2.3 V 0 30 ns/V VCC = 2.3 to 3.0 V 0 20 ns/V VCC = 3.0 to 3.6 V 0 10 ns/V LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 134); voltages are referenced to GND (ground = 0 V). SYMBOL PARAMETER CONDITIONS MIN. MAX. UNIT VCC DC supply voltage −0.5 +4.6 V IIK DC input diode current VI < 0 V − −50 mA VI DC input voltage for inputs; note 1 −0.5 +4.6 V IOK DC output diode current VO > VCC or VO < 0 V − ±50 mA VO DC output voltage HIGH or LOW state; note 1 −0.5 VCC + 0.5 V 3-state; note 1 −0.5 +4.6 V VO = 0 V to VCC − ±50 mA IO DC output source or sink current ICC,IGND DC VCC or GND current − ±100 mA Tstg storage temperature −65 +150 °C PD power dissipation per package − 500 mW temperature range from −40 to +85 °C; note 2 Notes 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 2. Above 60 °C the value of PD derates linearly with 5.5 mW/K. 1999 Nov 15 6 Philips Semiconductors Product specification 16-bit buffer/line driver; 3-state (3.6 V tolerant) 74AVC16244 DC CHARACTERISTICS Over recommended operating conditions; voltages are referenced to GND (ground = 0 V). TEST CONDITIONS SYMBOL PARAMETER 40 to +85 VCC (V) OTHER VIH VIL VOH VOL Tamb (°C) MAX. VCC − − V 1.65 to 1.95 0.65VCC 0.9 − V 2.3 to 2.7 1.7 1.2 − V 3.0 to 3.6 2.0 1.5 − V 1.2 − − GND V 1.65 to 1.95 − 0.9 0.35VCC V 2.3 to 2.7 − 1.2 0.7 V 3.0 to 3.6 − 1.5 0.8 V IO = −100 µA 1.65 to 3.6 VCC − 0.20 VCC − V IO = −4 mA 1.65 VCC − 0.45 VCC − 0.10 − V IO = −8 mA 2.3 VCC − 0.55 VCC − 0.28 − V IO = −12 mA 3.0 VCC − 0.70 VCC − 0.32 − V IO = 100 µA 1.65 to 3.6 − GND 0.20 V IO = 4 mA 1.65 − 0.10 0.45 V IO = 8 mA 2.3 − 0.26 0.55 V IO = 12 mA 3.0 − 0.36 0.70 V LOW-level input voltage LOW-level output voltage TYP.(1) MIN. 1.2 HIGH-level input voltage HIGH-level output voltage UNIT VI = VIH or VIL VI = VIH or VIL II input leakage current per pin VI = VCC or GND 1.65 to 3.6 − 0.1 2.5 µA Ioff power off leakage current VI or VO = 3.6 V 0 − 0.1 ±10 µA IIHZ/IILZ input current for common I/O pins VI = VCC or GND 1.65 to 3.6 − 0.1 12.5 µA IOZ 3-state output OFF-state current VI = VIH or VIL; VO = VCC or GND 1.65 to 2.7 − 0.1 5 µA 3.0 to 3.6 − 0.1 10 µA quiescent supply current VI = VCC or GND; IO = 0 1.65 to 2.7 − 0.1 20 µA 3.0 to 3.6 − 0.2 40 µA ICC Note 1. All typical values are measured at Tamb = 25 °C. 1999 Nov 15 7 Philips Semiconductors Product specification 16-bit buffer/line driver; 3-state (3.6 V tolerant) 74AVC16244 AC CHARACTERISTICS GND = 0 V; tr = tf ≤ 2.0 ns; CL = 30 pF. TEST CONDITIONS SYMBOL propagation delay nAn to nYn tPZH/tPZL 3-state output enable time nOE to nYn tPHZ/tPLZ −40 to +85 °C PARAMETER WAVEFORMS tPHL/tPLH Tamb see Figs 6 and 8 see Figs 7 and 8 3-state output disable time nOE to nYn see Figs 7 and 8 VCC (V) MIN. TYP.(1) − 2.6 − ns 1.8 − ns 1.65 to 1.95 0.7 1.7 3.1 ns 2.3 to 2.7 0.6 1.3 1.9 ns 3.0 to 3.6 0.5 1.1 1.7 ns 1.2 − 5.2 − ns 1.40 to 1.60 − 3.3 − ns 1.65 to 1.95 1.3 2.7 5.5 ns 2.3 to 2.7 1.9 4.3 ns 1.2 0.9 3.0 to 3.6 0.7 1.7 3.5 ns 1.2 − 5.7 − ns 1.40 to 1.60 − 4.3 − ns 1.65 to 1.95 2.0 3.2 6.2 ns 2.3 to 2.7 1.0 1.9 4.0 ns 3.0 to 3.6 1.2 1.8 3.5 ns 1. All typical values are measured at Tamb = 25 °C and at VCC = 1.2 V, 1.5 V, 1.8 V, 2.5 V or 3.3 V. AC WAVEFORMS handbook, halfpage VI VM GND t PHL t PLH VOH nYn output VM VOL VCC VM MNA504 VI ≤2.3 to 2.7 V 0.5VCC VCC 3.0 to 3.6 V 0.5VCC VCC VOL and VOH are typical output voltage drop that occur with the output load. Fig.6 The input (nAn) to output (nYn) propagation delay. 1999 Nov 15 8 MAX. 1.40 to 1.60 − Note nAn input UNIT Philips Semiconductors Product specification 16-bit buffer/line driver; 3-state (3.6 V tolerant) 74AVC16244 VI handbook, full pagewidth nOE input VM GND t PLZ t PZL VCC output LOW-to-OFF OFF-to-LOW VM VX VOL t PZH t PHZ VOH VY output HIGH-to-OFF OFF-to-HIGH GND VM outputs enabled outputs enabled outputs disabled MNA478 VCC VM VX VY VI ≤2.3 to 2.7 V 0.5VCC VOL + 0.15 V VOH − 0.15 V VCC 3.0 to 3.6 V 0.5VCC VOL + 0.3 V VOH − 0.3 V VCC VOL and VOH are typical output voltage drop that occur with the output load. Fig.7 The 3-state output enable and disable times. S1 handbook, full pagewidth VCC PULSE GENERATOR VI 2 × VCC open GND R load VO D.U.T. CL RT R load MNA505 TEST S1 VCC VI Rload VCC 1000 Ω tPLH/tPHL open
74AVC16244DGG,518 价格&库存

很抱歉,暂时无法提供与“74AVC16244DGG,518”相匹配的价格&库存,您可以联系我们找货

免费人工找货