0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74LVC3G17

74LVC3G17

  • 厂商:

    NXP(恩智浦)

  • 封装:

  • 描述:

    74LVC3G17 - Triple non-inverting Schmitt trigger with 5 V tolerant input - NXP Semiconductors

  • 数据手册
  • 价格&库存
74LVC3G17 数据手册
74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input Rev. 06 — 6 June 2008 Product data sheet 1. General description The 74LVC3G17 provides three non-inverting buffers with Schmitt trigger action. It is capable of transforming slowly changing input signals into sharply defined, jitter-free output signals. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of the 74LVC3G17 as a translator in a mixed 3.3 V and 5 V environment. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing a damaging backflow current through the device when it is powered down. 2. Features I I I I Wide supply voltage range from 1.65 V to 5.5 V 5 V tolerant input/output for interfacing with 5 V logic High noise immunity ESD protection: N HBM JESD22-A114E exceeds 2000 V N MM JESD22-A115-A exceeds 200 V ±24 mA output drive (VCC = 3.0 V) CMOS low-power consumption Latch-up performance exceeds 250 mA Direct interface with TTL levels Multiple package options Specified from −40 °C to +85 °C and −40 °C to +125 °C I I I I I I 3. Applications I Wave and pulse shapers for highly noisy environments NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input 4. Ordering information Table 1. Ordering information Package Temperature range Name 74LVC3G17DP 74LVC3G17DC 74LVC3G17GT 74LVC3G17GD 74LVC3G17GM −40 °C to +125 °C −40 °C to +125 °C −40 °C to +125 °C −40 °C to +125 °C −40 °C to +125 °C TSSOP8 VSSOP8 XSON8 XSON8U XQFN8U Description plastic thin shrink small outline package; 8 leads; body width 3 mm; lead length 0.5 mm plastic very thin shrink small outline package; 8 leads; body width 2.3 mm plastic extremely thin small outline package; no leads; 8 terminals; body 1 × 1.95 × 0.5 mm plastic extremely thin small outline package; no leads; 8 terminals; UTLP based; body 3 × 2 × 0.5 mm plastic extremely thin quad flat package; no leads; 8 terminals; UTLP based; body 1.6 × 1.6 × 0.5 mm Version SOT505-2 SOT765-1 SOT833-1 SOT996-2 SOT902-1 Type number 5. Marking Table 2. Marking codes Marking code V17 V17 V17 V17 V17 Type number 74LVC3G17DP 74LVC3G17DC 74LVC3G17GT 74LVC3G17GD 74LVC3G17GM 6. Functional diagram 1A 1Y 3Y 3A 2A 2Y 001aah860 001aah861 Fig 1. Logic symbol Fig 2. IEC logic symbol A Y 001aab109 Fig 3. Logic diagram (one gate) 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 2 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input 7. Pinning information 7.1 Pinning 74LVC3G17 1A 1 8 VCC 3Y 2 7 1Y 74LVC3G17 1A 3Y 2A GND 1 2 3 4 001aab106 8 7 6 5 VCC 1Y 3A 2Y 2A 3 6 3A GND 4 5 2Y 001aac023 Transparent top view Fig 4. Pin configuration SOT505-2 (TSSOP8) and SOT765-1 (VSSOP8) Fig 5. Pin configuration SOT833-1 (XSON8) 74LVC3G17 terminal 1 index area 1Y 1 VCC 8 74LVC3G17 1A 3Y 2A GND 1 2 3 4 8 7 6 5 VCC 7 1A 3A 1Y 3A 2Y 2Y 2 6 3Y 3 4 5 2A GND 001aag404 001aai246 Transparent top view Transparent top view Fig 6. Pin configuration SOT996-2 (XSON8U) Fig 7. Pin configuration SOT902-1 (XQFN8U) 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 3 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input 7.2 Pin description Table 3. Symbol Pin description Pin SOT505-2, SOT765-1, SOT833-1 and SOT996-2 1A, 2A, 3A GND 1Y, 2Y, 3Y VCC 1, 3, 6 4 7, 5, 2 8 SOT902-1 7, 5, 2 4 1, 3, 6 8 data input ground (0 V) data output supply voltage Description 8. Functional description Table 4. Input nA L H [1] H = HIGH voltage level; L = LOW voltage level. Function table[1] Output nY L H 9. Limiting values Table 5. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). Symbol VCC IIK VI IOK VO IO ICC IGND Tstg Ptot [1] [2] [3] Parameter supply voltage input clamping current input voltage output clamping current output voltage output current supply current ground current storage temperature total power dissipation Conditions VI < 0 V [1] Min −0.5 −50 −0.5 [1] [1][2] Max +6.5 +6.5 ±50 VCC + 0.5 +6.5 ±50 100 +150 250 Unit V mA V mA V V mA mA mA °C mW VO > VCC or VO < 0 V Active mode Power-down mode VO = 0 V to VCC −0.5 −0.5 −100 −65 Tamb = −40 °C to +125 °C [3] - The minimum input and output voltage ratings may be exceeded if the input and output current ratings are observed. When VCC = 0 V (Power-down mode), the output voltage can be 5.5 V in normal operation. For TSSOP8 package: above 55 °C the value of Ptot derates linearly with 2.5 mW/K. For VSSOP8 package: above 110 °C the value of Ptot derates linearly with 8 mW/K. For XSON8, XSON8U and XQFN8U packages: above 45 °C the value of Ptot derates linearly with 2.4 mW/K. 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 4 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input 10. Recommended operating conditions Table 6. Symbol VCC VI VO Tamb Operating conditions Parameter supply voltage input voltage output voltage ambient temperature Conditions Min 1.65 0 0 −40 Max 5.5 5.5 VCC +125 Unit V V V °C 11. Static characteristics Table 7. Static characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter Tamb = −40 °C to +85 °C VOL LOW-level output voltage VI = VIH or VIL IO = 100 µA; VCC = 1.65 V to 5.5 V IO = 4 mA; VCC = 1.65 V IO = 8 mA; VCC = 2.3 V IO = 12 mA; VCC = 2.7 V IO = 24 mA; VCC = 3.0 V IO = 32 mA; VCC = 4.5 V VOH HIGH-level output voltage VI = VIH or VIL IO = −100 µA; VCC = 1.65 V to 5.5 V IO = −4 mA; VCC = 1.65 V IO = −8 mA; VCC = 2.3 V IO = −12 mA; VCC = 2.7 V IO = −24 mA; VCC = 3.0 V IO = −32 mA; VCC = 4.5 V II IOFF ICC ∆ICC CI VOL input leakage current power-off leakage current supply current additional supply current input capacitance LOW-level output voltage VI = VIH or VIL IO = 100 µA; VCC = 1.65 V to 5.5 V IO = 4 mA; VCC = 1.65 V IO = 8 mA; VCC = 2.3 V IO = 12 mA; VCC = 2.7 V IO = 24 mA; VCC = 3.0 V IO = 32 mA; VCC = 4.5 V 74LVC3G17_6 Conditions Min Typ[1] Max Unit - - 0.1 0.45 0.3 0.4 0.55 0.55 ±5 ±10 10 500 - V V V V V V V V V V V V µA µA µA µA pF VCC − 0.1 1.2 1.9 2.2 2.3 3.8 [2] ±0.1 ±0.1 0.1 5 3.5 VI = 5.5 V or GND; VCC = 0 V to 5.5 V VI or VO = 5.5 V; VCC = 0 V VI = 5.5 V or GND; IO = 0 A; VCC = 1.65 V to 5.5 V VI = VCC − 0.6 V; IO = 0 A; VCC = 2.3 V to 5.5 V - [2] - Tamb = −40 °C to +125 °C 0.1 0.70 0.45 0.60 0.80 0.80 V V V V V V © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 5 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input Table 7. Static characteristics …continued At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter VOH HIGH-level output voltage Conditions VI = VIH or VIL IO = −100 µA; VCC = 1.65 V to 5.5 V IO = −4 mA; VCC = 1.65 V IO = −8 mA; VCC = 2.3 V IO = −12 mA; VCC = 2.7 V IO = −24 mA; VCC = 3.0 V IO = −32 mA; VCC = 4.5 V II IOFF ICC ∆ICC input leakage current power-off leakage current supply current additional supply current VI = 5.5 V or GND; VCC = 0 V to 5.5 V VI or VO = 5.5 V; VCC = 0 V VI = 5.5 V or GND; IO = 0 A; VCC = 1.65 V to 5.5 V VI = VCC − 0.6 V; IO = 0 A; VCC = 2.3 V to 5.5 V VCC − 0.1 0.95 1.7 1.9 2.0 3.4 ±20 ±20 40 5 V V V V V V µA µA µA mA Min Typ[1] Max Unit [1] [2] All typical values are measured at Tamb = 25 °C. These typical values are measured at VCC = 3.3 V. 12. Dynamic characteristics Table 8. Dynamic characteristics Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 9. Symbol Parameter tpd Conditions Min propagation delay nA to nY; see Figure 8 VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 2.7 V VCC = 3.0 V to 3.6 V VCC = 4.5 V to 5.5 V CPD power dissipation capacitance per buffer; VCC = 3.3 V; VI = GND to VCC [3] [2] −40 °C to +85 °C Typ[1] 5.6 3.7 3.8 3.6 2.7 16.3 Max 10.5 6.5 6.5 5.7 4.3 - −40 °C to +125 °C Min 1.5 1.0 1.0 1.0 1.0 Max 13.1 8.5 8.5 7.1 5.4 - Unit 1.5 1.0 1.0 1.0 1.0 - ns ns ns ns ns pF [1] [2] [3] Typical values are measured at Tamb = 25 °C and VCC = 1.8 V, 2.5 V, 2.7 V, 3.3 V and 5.0 V respectively. tpd is the same as tPLH and tPHL. CPD is used to determine the dynamic power dissipation (PD in µW). PD = CPD × VCC2 × fi × N + Σ(CL × VCC2 × fo) where: fi = input frequency in MHz; fo = output frequency in MHz; CL = output load capacitance in pF; VCC = supply voltage in V; N = number of inputs switching; Σ(CL × VCC2 × fo) = sum of outputs. 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 6 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input 13. Waveforms VI nA input GND tPLH VOH nY output VOL mnb072 VM VM tPHL VM VM Measurement points are given in Table 9. VOL and VOH are typical output voltage drops that occur with the output load. Fig 8. Table 9. VCC The input (nA) to output (nY) propagation delays and the output transition times Measurement points Input VM 0.5 × VCC 0.5 × VCC 1.5 V 1.5 V 0.5 × VCC Output VM 0.5 × VCC 0.5 × VCC 1.5 V 1.5 V 0.5 × VCC Supply voltage 1.65 V to 1.95 V 2.3 V to 2.7 V 2.7 V 3.0 V to 3.6 V 4.5 V to 5.5 V 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 7 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input VEXT VCC VI VO DUT RT CL RL RL G mna616 Test data is given in Table 10. Definitions for test circuit: RL = Load resistance. CL = Load capacitance including jig and probe capacitance. RT = Termination resistance should be equal to output impedance Zo of the pulse generator. VEXT = External voltage for measuring switching times. Fig 9. Table 10. VCC Load circuitry for switching times Test data Input VI VCC VCC 2.7 V 2.7 V VCC tr, tf ≤ 2.0 ns ≤ 2.0 ns ≤ 2.5 ns ≤ 2.5 ns ≤ 2.5 ns Load CL 30 pF 30 pF 50 pF 50 pF 50 pF RL 1 kΩ 500 Ω 500 Ω 500 Ω 500 Ω VEXT tPLH, tPHL open open open open open tPZH, tPHZ GND GND GND GND GND tPZL, tPLZ 2 × VCC 2 × VCC 6V 6V 2 × VCC Supply voltage 1.65 V to 1.95 V 2.3 V to 2.7 V 2.7 V 3.0 V to 3.6 V 4.5 V to 5.5 V 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 8 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input 14. Transfer characteristics Table 11. Transfer characteristics At recommended operating conditions. Voltages are referenced to GND (ground = 0 V). Symbol Parameter VT+ positive-going threshold voltage Conditions see Figure 10 and Figure 11 VCC = 1.8 V VCC = 2.3 V VCC = 3.0 V VCC = 4.5 V VCC = 5.5 V VT− negative-going threshold voltage see Figure 10 and Figure 11 VCC = 1.8 V VCC = 2.3 V VCC = 3.0 V VCC = 4.5 V VCC = 5.5 V VH hysteresis voltage (VT+ − VT−); see Figure 10, Figure 11 and Figure 12 VCC = 1.8 V VCC = 2.3 V VCC = 3.0 V VCC = 4.5 V VCC = 5.5 V [1] All typical values are measured at Tamb = 25 °C. −40 °C to +85 °C Min 0.70 1.00 1.30 1.90 2.20 0.25 0.40 0.60 1.00 1.20 Typ[1] 1.10 1.40 1.76 2.47 2.91 0.61 0.80 1.04 1.55 1.86 Max 1.50 1.80 2.20 3.10 3.60 0.90 1.15 1.50 2.00 2.30 −40 °C to +125 °C Unit Min 0.70 1.00 1.30 1.90 2.20 0.25 0.40 0.60 1.00 1.20 Max 1.70 2.00 2.40 3.30 3.80 1.10 1.35 1.70 2.20 2.50 V V V V V V V V V V 0.15 0.25 0.40 0.60 0.70 0.49 0.60 0.73 0.92 1.02 1.00 1.10 1.20 1.50 1.70 0.15 0.25 0.40 0.60 0.70 1.20 1.30 1.40 1.70 1.90 V V V V V 15. Waveforms transfer characteristics VO VI VT+ VT− VH VO VI VT+ mnb154 VH VT− mnb155 VT+ and VT− limits at 70 % and 20 %. Fig 10. Transfer characteristic Fig 11. Definition of VT+, VT− and VH 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 9 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input 14 ICC (mA) 12 10 8 6 4 2 0 0 0.5 1 1.5 mnb071 2 VI (V) VCC = 3.0 V. Fig 12. Typical transfer characteristic 50 ICC (mA) (1) mnb156 40 30 20 (2) 10 0 2 3 4 5 VCC (V) 6 (1) Positive-going edge. (2) Negative-going edge. Linear change of VI between 0.8 V to 2.0 V. All values given are typical unless otherwise specified. Fig 13. Average ICC as a function of VCC 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 10 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input 16. Package outline TSSOP8: plastic thin shrink small outline package; 8 leads; body width 3 mm; lead length 0.5 mm SOT505-2 D E A X c y HE vMA Z 8 5 A pin 1 index A2 A1 (A3) Lp L θ 1 e bp 4 wM detail X 0 2.5 scale 5 mm DIMENSIONS (mm are the original dimensions) UNIT mm A max. 1.1 A1 0.15 0.00 A2 0.95 0.75 A3 0.25 bp 0.38 0.22 c 0.18 0.08 D(1) 3.1 2.9 E(1) 3.1 2.9 e 0.65 HE 4.1 3.9 L 0.5 Lp 0.47 0.33 v 0.2 w 0.13 y 0.1 Z(1) 0.70 0.35 θ 8° 0° Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. OUTLINE VERSION SOT505-2 REFERENCES IEC JEDEC --JEITA EUROPEAN PROJECTION ISSUE DATE 02-01-16 Fig 14. Package outline SOT505-2 (TSSOP8) 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 11 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input VSSOP8: plastic very thin shrink small outline package; 8 leads; body width 2.3 mm SOT765-1 D E A X c y HE vMA Z 8 5 Q A pin 1 index A2 A1 (A3) θ Lp L 1 e bp 4 wM detail X 0 2.5 scale 5 mm DIMENSIONS (mm are the original dimensions) UNIT mm A max. 1 A1 0.15 0.00 A2 0.85 0.60 A3 0.12 bp 0.27 0.17 c 0.23 0.08 D(1) 2.1 1.9 E(2) 2.4 2.2 e 0.5 HE 3.2 3.0 L 0.4 Lp 0.40 0.15 Q 0.21 0.19 v 0.2 w 0.13 y 0.1 Z(1) 0.4 0.1 θ 8° 0° Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION SOT765-1 REFERENCES IEC JEDEC MO-187 JEITA EUROPEAN PROJECTION ISSUE DATE 02-06-07 Fig 15. Package outline SOT765-1 (VSSOP8) 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 12 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input XSON8: plastic extremely thin small outline package; no leads; 8 terminals; body 1 x 1.95 x 0.5 mm SOT833-1 1 2 3 b 4 4× L (2) L1 e 8 e1 7 e1 6 e1 5 8× (2) A A1 D E terminal 1 index area 0 DIMENSIONS (mm are the original dimensions) UNIT mm A(1) max 0.5 A1 max 0.04 b 0.25 0.17 D 2.0 1.9 E 1.05 0.95 e 0.6 e1 0.5 L 0.35 0.27 L1 0.40 0.32 1 scale 2 mm Notes 1. Including plating thickness. 2. Can be visible in some manufacturing processes. OUTLINE VERSION SOT833-1 REFERENCES IEC --JEDEC MO-252 JEITA --EUROPEAN PROJECTION ISSUE DATE 07-11-14 07-12-07 Fig 16. Package outline SOT833-1 (XSON8) 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 13 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input XSON8U: plastic extremely thin small outline package; no leads; 8 terminals; UTLP based; body 3 x 2 x 0.5 mm SOT996-2 D B A E A A1 detail X terminal 1 index area e1 L1 1 e b 4 v w M M CAB C C y1 C y L2 L 8 5 X 0 1 scale 2 mm DIMENSIONS (mm are the original dimensions) UNIT mm A max 0.5 A1 0.05 0.00 b 0.35 0.15 D 2.1 1.9 E 3.1 2.9 e 0.5 e1 1.5 L 0.5 0.3 L1 0.15 0.05 L2 0.6 0.4 v 0.1 w 0.05 y 0.05 y1 0.1 OUTLINE VERSION SOT996-2 REFERENCES IEC --JEDEC JEITA --- EUROPEAN PROJECTION ISSUE DATE 07-12-18 07-12-21 Fig 17. Package outline SOT996-2 (XSON8U) 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 14 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input XQFN8U: plastic extremely thin quad flat package; no leads; 8 terminals; UTLP based; body 1.6 x 1.6 x 0.5 mm SOT902-1 D terminal 1 index area B A E A A1 detail X L1 L e 4 e ∅v M C A B ∅w M C 5 C y1 C y 3 metal area not for soldering 2 6 b e1 e1 7 1 terminal 1 index area 8 X 0 1 scale 2 mm DIMENSIONS (mm are the original dimensions) UNIT mm A max 0.5 A1 0.05 0.00 b 0.25 0.15 D 1.65 1.55 E 1.65 1.55 e 0.55 e1 0.5 L 0.35 0.25 L1 0.15 0.05 v 0.1 w 0.05 y 0.05 y1 0.05 OUTLINE VERSION SOT902-1 REFERENCES IEC --JEDEC MO-255 JEITA --- EUROPEAN PROJECTION ISSUE DATE 05-11-25 07-11-14 Fig 18. Package outline SOT902-1 (XQFN8U) 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 15 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input 17. Abbreviations Table 12. Acronym CMOS DUT ESD HBM MM TTL Abbreviations Description Complementary Metal-Oxide Semiconductor Device Under Test ElectroStatic Discharge Human Body Model Machine Model Transistor-Transistor Logic 18. Revision history Table 13. Revision history Release date 20080606 Data sheet status Product data sheet Product data sheet Product data sheet Product data sheet Product specification Product specification Change notice Supersedes 74LVC3G17_5 74LVC3G17_4 74LVC3G17_3 74LVC3G17_2 74LVC3G17_1 Document ID 74LVC3G17_6 Modifications: 74LVC3G17_5 74LVC3G17_4 74LVC3G17_3 74LVC3G17_2 74LVC3G17_1 • Added type number 74LVC3G17GD (XSON8U package) 20080313 20070521 20050131 20041103 20040624 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 16 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input 19. Legal information 19.1 Data sheet status Document status[1][2] Objective [short] data sheet Preliminary [short] data sheet Product [short] data sheet [1] [2] [3] Product status[3] Development Qualification Production Definition This document contains data from the objective specification for product development. This document contains data from the preliminary specification. This document contains the product specification. Please consult the most recently issued document before initiating or completing a design. The term ‘short data sheet’ is explained in section “Definitions”. The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 19.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. 19.3 Disclaimers General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or 19.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. 20. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com 74LVC3G17_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 6 June 2008 17 of 18 NXP Semiconductors 74LVC3G17 Triple non-inverting Schmitt trigger with 5 V tolerant input 21. Contents 1 2 3 4 5 6 7 7.1 7.2 8 9 10 11 12 13 14 15 16 17 18 19 19.1 19.2 19.3 19.4 20 21 General description . . . . . . . . . . . . . . . . . . . . . . 1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Ordering information . . . . . . . . . . . . . . . . . . . . . 2 Marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2 Pinning information . . . . . . . . . . . . . . . . . . . . . . 3 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 4 Functional description . . . . . . . . . . . . . . . . . . . 4 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 4 Recommended operating conditions. . . . . . . . 5 Static characteristics. . . . . . . . . . . . . . . . . . . . . 5 Dynamic characteristics . . . . . . . . . . . . . . . . . . 6 Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 Transfer characteristics. . . . . . . . . . . . . . . . . . . 9 Waveforms transfer characteristics . . . . . . . . . 9 Package outline . . . . . . . . . . . . . . . . . . . . . . . . 11 Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 16 Revision history . . . . . . . . . . . . . . . . . . . . . . . . 16 Legal information. . . . . . . . . . . . . . . . . . . . . . . 17 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 17 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Contact information. . . . . . . . . . . . . . . . . . . . . 17 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2008. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 6 June 2008 Document identifier: 74LVC3G17_6
74LVC3G17 价格&库存

很抱歉,暂时无法提供与“74LVC3G17”相匹配的价格&库存,您可以联系我们找货

免费人工找货
74LVC3G17GT,115

库存:0