0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
1895

1895

  • 厂商:

    ADAFRUIT

  • 封装:

    -

  • 描述:

    LAMP INCAND G4.5 SGL BAYONET 14V

  • 数据手册
  • 价格&库存
1895 数据手册
FUJITSU SEMICONDUCTOR FACT SHEET NP501-00019-2v0-E FRAM MB85RC256V MB85RC256V is a 256K-bits FRAM with serial interface (I2C), using the ferroelectric process and CMOS process technologies for forming the nonvolatile memory cells. Because FRAM is able to write high-speed even though a nonvolatile memory, it is suitable for the log management and the storage of the resume data, etc. ■ FEATURES  Bit configuration  Two-wire serial interface  Operating frequency  Read/write endurance  Data retention  Operating power supply voltage  Low power consumption :32,768 words × 8 bits :Fully controllable by two ports through serial clock (SCL) and serial data (SDA). :1 MHz (Max.) :1012 times / byte :10 years ( + 85 °C), 95 years ( + 55 °C), over 200 years ( + 35 °C) :2.7V to 5.5V :Operating current 200μA (Max. @1MHz), :Standby current 27μA (Typ.)  Operation ambient temperature range:− 40 °C to + 85 °C  Package :8-pin plastic SOP (FPT-8P-M02) :8-pin plastic SOP (FPT-8P-M08) RoHS compliant ■ ORDERING INFORMATION Product name Package Shipping form MB85RC256VPNF-G-JNE1 8-pin plastic SOP (FPT-8P-M02) 3.90mm×5.05mm,1.27mm pitch Tube MB85RC256VPNF-G-JNERE1 MB85RC256VPF-G-JNE2 MB85RC256VPF-G-JNERE2 8-pin plastic SOP (FPT-8P-M08) 5.30mm×5.24mm,1.27mm pitch ■ PACKAGE EXAMPLE 8-pin plastic SOP (FPT-8P-M02) 2013.5 8-pin plastic SOP (FPT-8P-M08) 1/2 Copyright©2012-2013 FUJITSU SEMICONDUCTOR LIMITED All rights reserved Embossed Carrier tape Tube Embossed Carrier tape MB85RC256V ■PIN ASSIGNMENT (TOP VIEW) (FPT-8P-M02) (FPT-8P-M08) Pin No. Pin name 1 to 3 A0 to A2 4 VSS 5 SDA 6 SCL 7 WP 8 VDD Description Device Address pins MB85RC256V can be connected to the same data bus up to 8 devices. Device addresses are used in order to identify each of these devices. Connect these pins to VDD pin or VSS pin externally. Only if the combination of VDD and VSS pin matches a Device Address Code inputted from the SDA pin, the device operates. In the open pin state, A0, A1 and A2 are internally pulled-down and recognized as the "L" level. Ground pin Serial Data I/O pin This is an I/O pin which performs bidirectional communication for both memory address and writing/reading data. It is possible to connect multiple devices. It is an open drain output, so a pull-up resistor is required to be connected to the external circuit. Serial Clock pin This is a clock input pin for input/output serial data. Data is sampled on the rising edge of the clock and output on the falling edge. Write Protect pin When Write Protect pin is the "H" level, writing operation is disabled. When Write Protect pin is the "L" level, the entire memory region can be overwritten. Reading operation is always enabled regardless of Write Protect pin input level. The Write Protect pin is internally pulled down to VSS pin, and that is recognized as the "L" level (write enabled) when the pin is the open state. Supply Voltage pin ■BLOCK DIAGRAM ■I 2 C The MB85RC256V has the two-wire serial interface; the I2C bus, and operates as a slave device. The I2C bus defines communication roles of “master” and “slave” devices, with the master side holding the authority to initiate control. Furthermore, the I2C bus connection is possible where a single master device is connected to multiple slave devices in a party-line configuration. In this case, it is necessary to assign a unique device address to the slave device, the master side starts communication after specifying the slave to communicate by addresses. NP501-00019-2v0-E 2013.5 2/2 Copyright©2012-2013 FUJITSU SEMICONDUCTOR LIMITED All rights reserved

很抱歉,暂时无法提供与“1895”相匹配的价格&库存,您可以联系我们找货

免费人工找货