Product
Folder
Sample &
Buy
Support &
Community
Tools &
Software
Technical
Documents
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
bq24171 JEITA-Compliant Stand-Alone, Switched-Mode Li-Ion and
Li-Polymer Battery Charger With Integrated MOSFETs and Power Path Selector
1 Features
2 Applications
•
•
•
•
•
•
•
•
•
1
•
•
•
•
•
•
•
•
•
JEITA-Compatible Battery Temperature Sensing
1.6-MHz Synchronous Switched-Mode Charger
With 4-A Integrated N-MOSFETs
Up to 94% Efficiency
30-V Input Rating With Adjustable Overvoltage
Protection
– 4.5-V to 17-V Input Operating Voltage
Battery Charge Voltage
– Adjustable Charge Voltage up to 3-Series
Cells
High Integration
– Automatic Power Path Selector Between
Adapter and Battery
– Dynamic Power Management
– Integrated 20-V Switching MOSFETs
– Integrated Bootstrap Diode
– Internal Loop Compensation
– Internal Digital Soft Start
Safety
– Thermal Regulation Loop Throttles Back
Current to Limit TJ = 120°C
– Thermal Shutdown
– Battery Thermistor Sense Hot/Cold Charge
Suspend and Battery Detect
– Input Overvoltage Protection With
Programmable Threshold
– Cycle-by-Cycle Current Limit
Accuracy
– ±0.5% Charge Voltage Regulation
– ±4% Charge Current Regulation
– ±4% Input Current Regulation
Less Than 15-μA Battery Current With Adapter
Removed
Less Than 1.5-mA Input Current With Adapter
Present and Charge Disabled
Small QFN Package
– 24-Pin, 5.5-mm × 3.5-mm QFN Package
Tablet PCs
Netbooks and Ultra-Mobile Computers
Portable Data Capture Terminals
Portable Printers
Medical Diagnostics Equipment
Battery Bay Chargers
Battery Backup Systems
3 Description
The bq24171 device is highly integrated stand-alone
Li-ion and Li-polymer switched-mode battery charger
with two integrated N-channel power MOSFETs. The
device offers a constant-frequency synchronous
PWM controller with high-accuracy regulation of input
current, charge current, and voltage. The bq24171
closely monitors the battery pack temperature and
allows charge only in a JEITA profile-compatible
window with a lower charge rate at a low temperature
and a lower charge voltage at a high temperature.
The bq24171 device charges the battery in three
phases: preconditioning, constant current, and
constant voltage. The bq24171 charges up to 3series cells with an adjustable cell voltage.
Device Information(1)
PART NUMBER
PACKAGE
bq24171
BODY SIZE (NOM)
VQFN (24)
5.50 mm × 3.50 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
Typical Application Schematic
Q2
Q1
RAC: 10m
System
12V Adapter
C12: 0.1µ
RIN
2
C11: 0.1µ
C4: 10µ
CIN
2.2?
R11
4.02k
VBAT
ACN
ACP
CMSRC
R12
4.02k
D1
VREF
R2
232k
VREF
R4
100k
R1
10
bq24171
ISET
C1
1µ
RT
103AT
R9
6.8k
STAT
VREF
D3
SRP
SRN
TS
R10
1.5k
C8
0.1?
C9, C10
10? 10?
C6
1?
TTC
R8
2.2k
VBAT
PGND
C3: 0.1?
VREF
C7
0.1?
REGN
AVCC
OVPSET
R7
100k
C5
0.047?
BTST
ACSET
R6
1000k
L: 3.3?H RSR:10m
SW
VREF
R3
32.4k
R5
22.1k
Q3
R14
1k
BATDRV
ACDRV
C2: 1µ
D2
PVCC
R2
299 kW
FB
THERMAL
PAD
R2
100 kW
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
Table of Contents
1
2
3
4
5
6
7
8
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Description (Continued) ........................................
Device Comparison Table.....................................
Pin Configuration and Functions .........................
Specifications.........................................................
8.1
8.2
8.3
8.4
8.5
8.6
9
1
1
1
2
3
3
4
6
Absolute Maximum Ratings ...................................... 6
ESD Ratings.............................................................. 6
Recommended Operating Conditions....................... 6
Thermal Information .................................................. 6
Electrical Characteristics........................................... 7
Typical Characteristics ............................................ 12
Detailed Description ............................................ 15
9.1 Overview ................................................................. 15
9.2 Functional Block Diagram ....................................... 15
9.3 Feature Description................................................. 16
9.4 Device Functional Modes........................................ 24
10 Application and Implementation........................ 25
10.1 Application Information.......................................... 25
10.2 Typical Application ................................................ 25
10.3 System Examples ................................................. 28
11 Power Supply Recommendations ..................... 29
12 Layout................................................................... 29
12.1 Layout Guidelines ................................................. 29
12.2 Layout Example .................................................... 30
13 Device and Documentation Support ................. 31
13.1
13.2
13.3
13.4
13.5
Device Support......................................................
Documentation Support ........................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
31
31
31
31
31
14 Mechanical, Packaging, and Orderable
Information ........................................................... 31
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision B (October 2013) to Revision C
•
Page
Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation
section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section .................................................................................................. 1
Changes from Revision A (April 2011) to Revision B
Page
•
Changed publication to Rev B, October 2013 ........................................................................................................................ 1
•
Changed figure reference pointer from "Figure 22" to "Figure 23" in INPUT ADFET AND RBDET SELECTION
decscription........................................................................................................................................................................... 27
•
Changed resistor name in Figure 21 from "Rsns" to "Rac".................................................................................................. 27
•
Changed Figure 23 diode D1 symbol to a more distinct image to show it is a Schottky diode. .......................................... 28
Changes from Original (February 2011) to Revision A
Page
•
Changed publication to Rev A, May 2011 .............................................................................................................................. 1
•
Changed the 4th FEATURES bullet from "4.5V to 17V Input Operating Voltage" to "30V Input Rating with Adjustable
Over-Voltage Protection" and sub-bullet "4.5V to 17V Input Operating Voltage"................................................................... 1
•
Added esds note to top of second page; added "DESCRIPTION (Continued)" title on second page; and new
paragraph on page 2 (beginning "The bq24171 charges battery from DC source as high as 17V.").................................... 3
•
Changed ABS MAX table first-row descriptors from "PVCC, AVCC, ACN, CMSRC, STAT" to "AVCC, ACP, ACN,
ACDRV, CMSRC, STAT" and second-row descriptor from "ACDRV, BTST" to "PVCC"; changed PVCC max voltage
from 30V to 20V ..................................................................................................................................................................... 6
•
Changed hyperlink to point to Design Tool sluc244a ........................................................................................................... 23
•
Added new paragraph under INPUT FILTER DESIGN section (beginning..."If the input is 5V....")..................................... 27
•
Added connection between CMSRC and ACP in Figure 2 Typical Application schematic.................................................. 28
2
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
5 Description (Continued)
The bq24171 charges the battery in three phases: preconditioning, constant current, and constant voltage. The
device is adjustable for up to three series Li+ cells.
Charge is terminated when the current reaches 10% of the fast charge rate. A programmable charge timer offers
a safety backup. The bq24171 automatically restarts the charge cycle if the battery voltage falls below an internal
threshold, and enters a low-quiescent current sleep mode when the input voltage falls below the battery voltage.
The bq24171 features Dynamic Power Management (DPM) to reduce the charge current when the input power
limit is reached to avoid overloading the adapter. A highly accurate current-sense amplifier enables precise
measurement of input current from adapter to monitor overall system power.
The bq24171 device provides power path selector gate driver ACDRV/CMSRC on input NMOS pair ACFET (Q1)
and RBFET (Q2), and BATDRV on a battery PMOS device (Q3). When the qualified adapter is present, the
system is directly connected to the adapter. Otherwise, the system is connected to the battery. In addition, the
power path prevents battery from boosting back to the input.
The bq24171 charges battery from DC source as high as 17 V, including car battery. The input overvoltage limit
is adjustable through the OVPSET pin. The AVCC, ACP and ACN pins are 30-V rating. When a high-voltage DC
source is inserted, Q1 and Q2 remain off to avoid high voltage damage to the system.
For 1-cell applications, if the battery is not removable, the system can be directly connected to the battery to
simplify the power path design and reduce the cost. With this configuration, the battery can automatically
supplement the system load if the adapter is overloaded.
The bq24171 is available in a 24-pin, 5.5-mm × 3.5-mm thin QFN package.
6 Device Comparison Table
INPUT VOLTAGE
bq24133
bq24170
bq24171
4.5 V to 17 V
bq24172
MAX CHARGE RATE
BATTERY VOLTAGE
JEITA
2.5 A
4.2 V/cell
No
4.2 V/cell
No
Adjustable
Yes
Adjustable
No
4A
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
3
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
7 Pin Configuration and Functions
SW
1
24
2
23
3
22
4
21
5
20
6
19
AGND
7
18
8
17
9
16
10
15
14
12
13
ISET
11
VREF
PVCC
PVCC
AVCC
ACN
ACP
CMSRC
ACDRV
STAT
TS
TTC
SW
RGY Package
24-Pin VQFN
Top View
PGND
PGND
BTST
REGN
BATDRV
OVPSET
ACSET
SRP
SRN
FB
Pin Functions
PIN
TYPE
DESCRIPTION
NAME
NO.
ACDRV
8
O
AC adapter to system switch driver output. Connect to 4-kΩ resistor then to the gate of the ACFET Nchannel power MOSFET and the reverse conduction blocking N-channel power MOSFET. Connect both
FETs as common-source. The internal gate drive is asymmetrical, allowing a quick turnoff and slower
turnon in addition to the internal break-before-make logic with respect to the BATDRV.
ACN
5
I
Adapter current sense resistor negative input. A 0.1-µF ceramic capacitor is placed from ACN to ACP to
provide differential-mode filtering. An optional 0.1-µF ceramic capacitor is placed from ACN pin to AGND
for common-mode filtering.
ACP
6
P/I
ACSET
17
I
Adapter current sense resistor positive input. A 0.1-µF ceramic capacitor is placed from ACN to ACP to
provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from ACP pin to AGND for
common-mode filtering.
Input current set point. Use a voltage divider from VREF to ACSET to AGND to set this value:
IDPM =
VACSET
20 ´ R AC
AGND
Thermal
Pad
P
Exposed pad beneath the IC. Always solder Thermal Pad to the board, and have vias on the Thermal
Pad plane star-connecting to AGND and ground plane for high-current power converter. It dissipates the
heat from the IC.
AVCC
4
P
IC power positive supply. Place a 1-µF ceramic capacitor from AVCC to AGND and place it as close as
possible to IC. Place a 10-Ω resistor from input side to AVCC pin to filter the noise. For 5-V input, a 5-Ω
resistor is recommended.
BATDRV
19
O
Battery discharge MOSFET gate driver output. Connect to 1-kΩ resistor to the gate of the BATFET Pchannel power MOSFET. Connect the source of the BATFET to the system load voltage node. Connect
the drain of the BATFET to the battery pack positive node. The internal gate drive is asymmetrical to
allow a quick turnoff and slower turnon, in addition to the internal break-before-make logic with respect to
ACDRV.
BTST
21
P
PWM high-side driver positive supply. Connect the 0.047-µF bootstrap capacitor from SW to BTST.
CMSRC
7
O
Connect to common source of N-channel ACFET and reverse blocking MOSFET (RBFET). Place 4-kΩ
resistor from CMSRC pin to the common source of ACFET and RBFET to control the turnon speed. The
resistance between ACDRV and CMSRC should be 500-kΩ or bigger.
FB
14
I
Charge voltage analog feedback adjustment. Connect the output of a resistor divider powered from the
battery terminals to FB to AGND. Output voltage is regulated to 2.1 V on FB pin during constant-voltage
mode.
4
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
Pin Functions (continued)
PIN
NAME
ISET
NO.
13
TYPE
I
DESCRIPTION
Fast charge current set point. Use a voltage divider from VREF to ISET to AGND to set the fast charge
current:
ICHG =
VISET
20 ´ RSR
The precharge and termination current is internally as one tenth of the charge current. The charger is
disabled when ISET pin voltage is below 40 mV and enabled when ISET pin voltage is above 120 mV.
OVPSET
18
I
Valid input voltage set point. Use a voltage divider from input to OVPSET to AGND to set this voltage.
The voltage above internal 1.6-V reference indicates input overvoltage, and the voltage below internal
0.5-V reference indicates input undervoltage. In either condition, charge terminates, and input NMOS pair
ACFET/RBFET turn off. LED driven by STAT pin keeps blinking, reporting fault condition.
PGND
22,23
P
Power ground. Ground connection for high-current power converter node. On PCB layout, connect
directly to ground connection of input and output capacitors of the charger. Only connect to AGND
through the Thermal Pad underneath the IC.
PVCC
2,3
P
Charger input voltage. Connect at least 10-µF ceramic capacitor from PVCC to PGND and place it as
close as possible to IC.
REGN
20
P
PWM low-side driver positive 6-V supply output. Connect a 1-μF ceramic capacitor from REGN to PGND
pin, close to the IC. Generate high-side driver bootstrap voltage by integrated diode from REGN to BTST.
SRN
15
I
Charge current sense resistor negative input. A 0.1-μF ceramic capacitor is placed from SRN to SRP to
provide differential-mode filtering. A 0.1-μF ceramic capacitor is placed from SRN pin to AGND for
common-mode filtering.
SRP
16
I/P
Charge current sense resistor, positive input. A 0.1-μF ceramic capacitor is placed from SRN to SRP to
provide differential-mode filtering. A 0.1-μF ceramic capacitor is placed from SRP pin to AGND for
common-mode filtering.
STAT
9
O
Open-drain charge status pin with 10-kΩ pullup to power rail. The STAT pin can be used to drive LED or
communicate with the host processor. It indicates various charger operations: LOW when charge in
progress. HIGH when charge is complete or in SLEEP mode. Blinking at 0.5 Hz when fault occurs,
including charge suspend, input overvoltage, timer fault and battery absent.
SW
1,24
P
Switching node, charge current output inductor connection. Connect the 0.047-µF bootstrap capacitor
from SW to BTST.
TS
10
I
Temperature qualification voltage input. Connect a negative temperature coefficient thermistor. Program
the hot and cold temperature window with a resistor divider from VREF to TS to AGND. The 103AT
thermistor is recommended.
TTC
11
I
Safety Timer and termination control. Connect a capacitor from this node to AGND to set the fast charge
safety timer(5.6 min/nF). Precharge timer is internally fixed to 30 minutes. Pull the TTC to LOW to disable
the charge termination and safety timer. Pull the TTC to HIGH to disable the safety timer but allow the
charge termination.
VREF
12
P
3.3-V reference voltage output. Place a 1-μF ceramic capacitor from VREF to AGND pin close to the IC.
This voltage could be used for programming ISET and ACSET and TS pins.
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
5
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
8 Specifications
8.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)
(1) (2)
MIN
MAX
AVCC, ACP, ACN, ACDRV, CMSRC, STAT
–0.3
30
PVCC
–0.3
20
BATDRV, SRP, SRN
–0.3
20
SW
–2
20
FB
–0.3
16
OVPSET, REGN, TS, TTC
–0.3
7
VREF, ISET, ACSET
–0.3
3.6
PGND
–0.3
0.3
SRP–SRN, ACP-ACN
–0.5
0.5
V
Junction temperature, TJ
–40
155
°C
Storage temperature, Tstg
–55
155
°C
Voltage (with respect to
AGND)
Maximum difference voltage
(1)
(2)
UNIT
V
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
All voltages are with respect to GND if not specified. Currents are positive into, negative out of the specified terminal. Consult Packaging
Section of the data book for thermal limitations and considerations of packages.
8.2 ESD Ratings
VALUE
V(ESD)
(1)
(2)
Electrostatic discharge
Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)
1000
Charged-device model (CDM), per JEDEC specification JESD22C101 (2)
250
UNIT
V
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
8.3 Recommended Operating Conditions
Input voltage
VIN
Output voltage
VOUT
Output current (RSR 10 mΩ)
IOUT
Maximum difference voltage
MIN
MAX
4.5
17
UNIT
V
13.5
V
0.6
4
A
ACP - ACN
–200
200
SRP–SRN
–200
200
–40
85
Operation free-air temperature, TA
mV
°C
8.4 Thermal Information
bq24171
THERMAL METRIC (1)
RGY [VQFN]
UNIT
24 PINS
RθJA
Junction-to-ambient thermal resistance
ψJT
Junction-to-top characterization parameter
0.4
ψJB
Junction-to-board characterization parameter
31.2
(1)
6
35.7
°C/W
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
8.5 Electrical Characteristics
4.5 V ≤ V(PVCC, AVCC) ≤ 17 V, –40°C < TJ + 125°C, typical values are at TA = 25°C, with respect to AGND (unless
otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
OPERATING CONDITIONS
VAVCC_OP
AVCC input voltage operating range during
charging
4.5
17
V
QUIESCENT CURRENTS
Battery discharge current (sum of currents
into AVCC, PVCC, ACP, ACN)
IBAT
Adapter supply current (sum of current into
AVCC,ACP, ACN)
IAC
VAVCC > VUVLO, VSRN > VAVCC (SLEEP),
TJ = 0°C to 85°C
15
BTST, SW, SRP, SRN, VAVCC > VUVLO, VAVCC >
VSRN, ISET < 40 mV, VBAT = 12.6 V, Charge
disabled
25
BTST, SW, SRP, SRN, VAVCC > VUVLO, VAVCC >
VSRN, ISET > 120 mV, VBAT = 12.6 V, Charge
done
25
VAVCC > VUVLO, VAVCC > VSRN, ISET < 40 mV,
VBAT = 12.6 V, Charge disabled
1.2
1.5
VAVCC > VUVLO, VAVCC > VSRN, ISET > 120 mV,
Charge enabled, no switching
2.5
5
VAVCC > VUVLO, VAVCC > VSRN, ISET > 120 mV,
Charge enabled, switching
15 (1)
µA
mA
CHARGE VOLTAGE REGULATION
VFB_REG
Feedback Regulation Voltage
Charge Voltage Regulation Accuracy
IVFB
Leakage Current into FB pin
VT3 < VTS < VT1
2.1
VT4 < VTS < VT3
2.05
VT5 < VTS < VT4
2.025
V
TJ = 0 to 85°C
–0.5%
–0.5%
TJ = –40 to 125°C
–0.7%
–0.7%
VFB = 2.1 V, 2.05 V, 2.025 V
100
nA
0.8
V
CURRENT REGULATION – FAST CHARGE
VISET
ISET Voltage Range
KISET
Charge Current Set Factor (Amps of Charge
RSENSE = 10 mΩ
Current per Volt on ISET pin)
RSENSE = 10 mΩ
Charge Current Regulation Accuracy
(with Schottky diode on SW)
0.12
5
A/V
VSRP-SRN = 40 mV
–4%
VSRP-SRN = 20 mV
–7%
7%
VSRP-SRN = 5 mV
–25%
25%
VISET_CD
Charge Disable Threshold
ISET falling
VISET_CE
Charge Enable Threshold
ISET rising
IISET
Leakage Current into ISET
VISET = 2 V
40
4%
50
100
mV
120
mV
100
nA
INPUT CURRENT REGULATION
KDPM
Input DPM Current Set Factor (Amps of
Input Current per Volt on ACSET)
RSENSE = 10 mΩ
Input DPM Current Regulation Accuracy
(with Schottky diode on SW)
IACSET
Leakage Current into ACSET pin
5
A/V
VACP-ACN = 80 mV
–4%
VACP-ACN = 40 mV
–9%
4%
9%
VACP-ACN = 20 mV
–15%
15%
VACP-ACN = 5 mV
–20%
20%
VACP-ACN = 2.5 mV
-40%
40%
VACSET = 2 V
100
nA
CURRENT REGULATION – PRECHARGE
KIPRECHG
Precharge current set factor
Precharge current regulation accuracy
(1)
(2)
10% (2)
Percentage of fast charge current
VSRP-SRN = 4 mV
–25%
25%
VSRP-SRN = 2 mV
–40%
40%
Specified by design.
The minimum current is 120 mA on 10-mΩ sense resistor.
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
7
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
Electrical Characteristics (continued)
4.5 V ≤ V(PVCC, AVCC) ≤ 17 V, –40°C < TJ + 125°C, typical values are at TA = 25°C, with respect to AGND (unless
otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
CHARGE TERMINATION
KTERM
Termination current set factor
10% (2)
Percentage of fast charge current
Termination current regulation accuracy
VSRP-SRN = 4 mV
–25%
VSRP-SRN = 2 mV
–40%
tTERM_DEG
Deglitch time for termination (both edges)
tQUAL
Termination qualification time
VSRN > VRECH and ICHG < ITERM
IQUAL
Termination qualification current
Discharge current once termination is detected
25%
40%
100
ms
250
ms
2
mA
INPUT UNDERVOLTAGE LOCKOUT COMPARATOR (UVLO)
VUVLO
AC undervoltage rising threshold
Measure on AVCC
VUVLO_HYS
AC undervoltage hysteresis, falling
Measure on AVCC
3.4
3.6
3.8
300
V
mV
SLEEP COMPARATOR (REVERSE DISCHARGING PROTECTION)
VSLEEP
SLEEP mode threshold
VAVCC – VSRN falling
VSLEEP_HYS
SLEEP mode hysteresis
VAVCC – VSRN rising
50
200
90
150
mV
mV
tSLEEP_FALL_CD
SLEEP deglitch to disable charge
VAVCC – VSRN falling
1
ms
tSLEEP_FALL_FETOFF
SLEEP deglitch to turn off input FETs
VAVCC – VSRN falling
5
ms
tSLEEP_FALL
Deglitch to enter SLEEP mode, disable
VREF and enter low quiescent mode
VAVCC – VSRN falling
100
ms
tSLEEP_PWRUP
Deglitch to exit SLEEP mode, and enable
VREF
VAVCC – VSRN rising
30
ms
ACN-SRN COMPARATOR
VACN-SRN
Threshold to turn on BATFET
VACN-SRN falling
VACN-SRN_HYS
Hysteresis to turn off BATFET
VACN-SRN rising
150
220
100
300
mV
mV
tBATFETOFF_DEG
Deglitch to turn on BATFET
VACN-SRN falling
2
ms
tBATFETON_DEG
Deglitch to turn off BATFET
VACN-SRN rising
50
µs
BAT LOWV COMPARATOR
VLOWV
Precharge to fast charge transition
Measure on FB
VLOWV_HYS
Fast charge to precharge hysteresis
Measure on FB
tpre2fas
VLOWV rising deglitch
tfast2pre
VLOWV falling deglitch
1.43
1.45
1.47
V
100
mV
Delay to start fast charge current
25
ms
Delay to start precharge current
25
ms
RECHARGE COMPARATOR
VRECHG
Recharge Threshold, below regulation
voltage limit, VFB_REG - VFB
Measure on FB
tRECH_RISE_DEG
VRECHG rising deglitch
VFB decreasing below VRECHG
10
ms
tRECH_FALL_DEG
VRECHG falling deglitch
VFB increasing above VRECHG
10
ms
35
50
65
mV
BAT OVERVOLTAGE COMPARATOR
VOV_RISE
Overvoltage rising threshold
As percentage of VFB_REG
104%
VOV_FALL
Overvoltage falling threshold
As percentage of VFB_REG
102%
8
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
Electrical Characteristics (continued)
4.5 V ≤ V(PVCC, AVCC) ≤ 17 V, –40°C < TJ + 125°C, typical values are at TA = 25°C, with respect to AGND (unless
otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
1.57
1.6
1.63
V
INPUT OVERVOLTAGE COMPARATOR (ACOV)
VACOV
AC Overvoltage Rising Threshold to turn off
ACFET
OVPSET rising
VACOV_HYS
AC overvoltage falling hysteresis
OVPSET falling
50
mV
tACOV_RISE_DEG
AC Overvoltage Rising Deglitch to turn off
ACFET and Disable Charge
OVPSET rising
1
µs
tACOV_FALL_DEG
AC Overvoltage Falling Deglitch to turn on
ACFET
OVPSET falling
30
ms
INPUT UNDERVOLTAGE COMPARATOR (ACUV)
VACUV
AC Undervoltage Falling Threshold to turn
off ACFET
OVPSET falling
VACUV_HYS
AC Undervoltage Rising Hysteresis
OVPSET rising
100
mV
tACOV_FALL_DEG
AC Undervoltage Falling Deglitch to turn off
ACFET and Disable Charge
OVPSET falling
1
µs
tACOV_RISE_DEG
AC Undervoltage Rising Deglitch to turn on
ACFET
OVPSET rising
30
ms
ISET > 120 mV, Charging
120
°C
0.487
0.497
0.507
V
THERMAL REGULATION
TJ_REG
Junction Temperature Regulation Accuracy
THERMAL SHUTDOWN COMPARATOR
TSHUT
Thermal shutdown rising temperature
Temperature rising
150
°C
TSHUT_HYS
Thermal shutdown hysteresis
Temperature falling
20
°C
tSHUT_RISE_DEG
Thermal shutdown rising deglitch
Temperature rising
100
µs
tSHUT_FALL_DEG
Thermal shutdown falling deglitch
Temperature falling
10
ms
THERMISTOR COMPARATOR
VT1
T1 (0 °C) threshold, Charge suspended
below this temperature.
VTS rising, As Percentage to VVREF
VT1-HYS
Charge back to ICHARGE / 2 and VFB = 2.1 V
above this temperature.
Hysteresis, VTS falling
VT2
T2 (10 °C) threshold, Charge back to
ICHARGE / 2 and VFB = 2.1 V below this
temperature.
VTS rising, As Percentage to VVREF
VT2-HYS
Charge back to ICHARGE and VFB = 2.1 V
above this temperature.
Hysteresis, VTS falling
VT3
T3 (45 °C) threshold, Charge back to
ICHARGE and VFB = 2.05 V above this
temperature.
VTS falling, As Percentage to VVREF
VT3-HYS
Charge back to ICHARGE and VFB = 2.1 V
below this temperature.
Hysteresis, VTS rising
VT4
T4 (50 °C) threshold, Charge back to
ICHARGE and VFB = 2.025 V above this
temperature.
VTS falling, As Percentage to VVREF
VT4-HYS
Charge back to ICHARGE and VFB = 2.05 V
below this temperature.
Hysteresis, VTS rising
VT5
T5 (60 °C) threshold, Charge suspended
above this temperature.
VTS falling, As Percentage to VVREF
VT5-HYS
Charge back to ICHARGE and VFB = 2.025 V
below this temperature.
Hysteresis, VTS rising
Deglitch time for Temperature Out of Valid
Charge Range Detection
VTS < VT5 or VTS > VT1
Deglitch time for Temperature In Valid
Range Detection
VTS > VT5 + VT5_HYS or VTS < VT1 - VT1_HYS
Deglitch time for Temperature Detection
above/below T2, T3, T4 threshold
Charge Current when VTS between VT1 and
VT2 range
70.2%
70.8%
71.4%
0.6%
68.0%
68.6%
69.2%
0.8%
55.5%
56.1%
56.7%
0.8%
53.2%
53.7%
54.2%
0.8%
47.6%
48.1%
48.6%
1.2%
400
20
25
Product Folder Links: bq24171
ms
ICHARGE/
2
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
ms
9
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
Electrical Characteristics (continued)
4.5 V ≤ V(PVCC, AVCC) ≤ 17 V, –40°C < TJ + 125°C, typical values are at TA = 25°C, with respect to AGND (unless
otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
CHARGE OVERCURRENT COMPARATOR (CYCLE-BY-CYCLE)
VOCP_CHRG
Charge Overcurrent Rising Threshold, VSRP
> 2.2 V
Current as percentage of fast charge current
VOCP_MIN
Charge Overcurrent Limit Min, VSRP < 2.2 V
Measure VSRP-SRN
45
mV
VOCP_MAX
Charge Overcurrent Limit Max, VSRP > 2.2 V Measure VSRP-SRN
75
mV
160%
HSFET OVERCURRENT COMPARATOR (CYCLE-BY-CYCLE)
IOCP_HSFET
Current limit on HSFET
Measure on HSFET
8
11.5
Measure on V(SRP-SRN)
1
5
A
CHARGE UNDERCURRENT COMPARATOR (CYCLE-BY-CYCLE)
VUCP
Charge undercurrent falling threshold
9
mV
BAT SHORT COMPARATOR
VBATSHT
Battery short falling threshold
Measure on SRN
2
VBATSHT_HYS
Battery short rising hysteresis
Measure on SRN
200
mV
V
tBATSHT_DEG
Deglitch on both edges
1
µs
VBATSHT
Charge Current during BATSHORT
Percentage of fast charge current
VVREF_REG
VREF regulator voltage
VAVCC > VUVLO, No load
IVREF_LIM
VREF current limit
VVREF = 0 V, VAVCC > VUVLO
35
VREGN_REG
REGN regulator voltage
VAVCC > 10 V, ISET > 120 mV
5.7
IREGN_LIM
REGN current limit
VREGN = 0 V, VAVCC > 10 v, ISET > 120 mV
40
tprechrg
Precharge Safety Timer
Precharge time before fault occurs
tfastchrg
Fast Charge Timer Range
Tchg=CTTC*KTTC
10% (2)
VREF REGULATOR
3.267
3.3
3.333
90
V
mA
REGN REGULATOR
6
6.3
V
120
mA
1980
Sec
TTC INPUT
1620
Fast Charge Timer Accuracy
KTTC
Timer Multiplier
VTTC_LOW
TTC Low Threshold
ITTC
TTC Source/Sink Current
VTTC_OSC_HI
TTC oscillator high threshold
VTTC_OSC_LO
TTC oscillator low threshold
1800
1
10
–10%
10%
5.6
TTC falling
45
50
hr
min/nF
0.4
V
55
µA
1.5
V
1
V
BATTERY SWITCH (BATFET) DRIVER
RDS_BAT_OFF
BATFET Turnoff Resistance
VAVCC > 5 V
100
Ω
RDS_BAT_ON
BATFET Turnon Resistance
VAVCC > 5 V
20
kΩ
VBATDRV_REG
BATFET Drive Voltage
VBATDRV_REG = VACN - VBATDRV when VAVCC > 5 V
and BATFET is on
7
V
tBATFET_DEG
BATFET Power-up Delay to turn off
BATFET after adapter is detected
4.2
30
ms
60
µA
6
V
AC SWITCH (ACFET) DRIVER
IACFET
ACDRV Charge Pump Current Limit
VACDRV – VCMSRC = 5 V
VACDRV_REG
Gate Drive Voltage on ACFET
VACDRV – VCMSRC when VAVCC > VUVLO
RACDRV_LOAD
Maximum load between ACDRV and
CMSRC
4.2
500
kΩ
AC/BAT SWITCH DRIVER TIMING
tDRV_DEAD
10
Driver Dead Time
Dead Time when switching between ACFET and
BATFET
Submit Documentation Feedback
10
µs
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
Electrical Characteristics (continued)
4.5 V ≤ V(PVCC, AVCC) ≤ 17 V, –40°C < TJ + 125°C, typical values are at TA = 25°C, with respect to AGND (unless
otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
200
mA
BATTERY DETECTION
tWAKE
Wake timer
Max time charge is enabled
IWAKE
Wake current
RSENSE = 10 mΩ
500
tDISCHARGE
Discharge timer
Max time discharge current is applied
1
sec
IDISCHARGE
Discharge current
8
mA
IFAULT
Fault current after a time-out fault
2
mA
VWAKE
Wake threshold with respect to VREG To
detect battery absent during WAKE
Measure on FB
50
mV
VDISCH
Discharge Threshold to detect battery
absent during discharge
Measure on FB
1.45
50
125
ms
V
INTERNAL PWM
fsw
PWM Switching Frequency
1360
tSW_DEAD
Driver Dead Time (1)
Dead time when switching between LSFET and
HSFET no load
RDS_HI
High-Side MOSFET ON-Resistance
VBTST – VSW = 4.5 V
RDS_LO
Low-Side MOSFET ON-Resistance
VBTST_REFRESH
Bootstrap Refresh Comparator Threshold
Voltage
VBTST – VSW when low-side refresh pulse is
requested, VAVCC = 4.5 V
3
VBTST – VSW when low-side refresh pulse is
requested, VAVCC > 6 V
4
1600
1840
kHz
30
ns
25
45
mΩ
60
110
mΩ
V
INTERNAL SOFT START (8 steps to regulation current ICHG)
SS_STEP
Soft start steps
TSS_STEP
Soft start step time
8
1.6
step
3
ms
CHARGER SECTION POWER-UP SEQUENCING
tCE_DELAY
Delay from ISET above 120 mV to start
charging battery
1.5
s
INTEGRATED BTST DIODE
VF
Forward Bias Voltage
IF = 120 mA at 25°C
VR
Reverse breakdown voltage
IR = 2 µA at 25°C
0.85
20
V
V
Sink Current = 5 mA
0.5
V
LOGIC IO PIN CHARACTERISTICS
VOUT_LO
STAT Output Low Saturation Voltage
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
11
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
8.6 Typical Characteristics
Table 1. Table of Graphs (1)
FIGURE
(1)
DESCRIPTION
Figure 1
AVCC, VREF, ACDRV and STAT Power Up (ISET=0)
Figure 2
Charge Enable by ISET
Figure 3
Current Soft Start
Figure 4
Charge Disable by ISET
Figure 5
Continuous Conduction Mode Switching
Figure 6
Discontinuous Conduction Mode Switching
Figure 7
BATFET to ACFET Transition during Power Up
Figure 8
System Load Transient (Input Current DPM)
Figure 9
Battery Insertion and Removal
Figure 10
Battery-to-Ground Short Protection
Figure 11
Battery-to-Ground Short Transition
Figure 12
Efficiency vs Output Current (VIN = 15 V)
Figure 13
Efficiency vs Output Current (VOUT = 3.8 V)
All waveforms and data are measured on HPA610 and HPA706 EVMs.
ISET
500mV/div
AVCC
10V/div
REGN
5V/div
VREF
2V/div
STAT
10V/div
ACDRV
5V/div
IL
1A/div
STAT
10V/div
400 ms/div
20 ms/div
Figure 1. Power Up (ISET = 0)
Figure 2. Charge Enable by ISET
ISET
500mV/div
PH
5V/div
PH
5V/div
IOUT
1A/div
IL
2A/div
4 ms/div
2 ms/div
Figure 3. Current Soft Start
12
Figure 4. Charge Disable by ISET
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
PH
5V/div
PH
5V/div
IL
1A/div
IL
1A/div
200 ns/div
200 ns/div
Figure 5. Continuous Conduction Mode Switching
Figure 6. Discontinuous Conduction Mode Switching
AVCC
10V/div
ACDRV
10V/div
IIN
1A/div
ISYS
2A/div
VSYS
10V/div
BATDRV
10V/div
IOUT
1A/div
10 ms/div
200 ms/div
Figure 7. BATFET to ACFET Transition During Power Up
Figure 8. System Load Transient (Input Current DPM)
SRN
5V/div
SRN
5V/div
PH
10V/div
PH
10V/div
IL
1A/div
IL
1A/div
2 ms/div
400 ms/div
Figure 9. Battery Insertion and Removal
Figure 10. Battery-to-Ground Short Protection
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
13
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
96
94
SRN
5V/div
Efficiency - %
92
PH
10V/div
IL
1A/div
90
VIN 15V 3 cell
88
VIN 15V 2 cell
86
84
82
4 ms/div
80
0
Figure 11. Battery-to-Ground Short Transition
0.5
1.0
2.5
2.0
1.5
Charge Current - A
3.0
3.5
4.0
Figure 12. Efficiency vs Output Current (VIN = 15 V)
94
VIN 5V BAT 3.8V
92
VIN 9V BAT 3.8V
Efficiency - %
90
88
86
84
82
80
0
0.5
1.0
2.5
2.0
1.5
Charge Current - A
3.0
3.5
4.0
Figure 13. Efficiency vs Output Current (VOUT = 3.8 V)
14
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
9 Detailed Description
9.1 Overview
The bq24171 device is a stand-alone switched-mode battery charger for Li-ion and Li-Polymer batteries with
power path management and integrated N-channel power MOSFETs. This fixed-frequency synchronous PWM
charger offers high-accuracy regulation of input current charge current and battery regulation voltage.
The bq24171 monitors the battery pack temperature and allows charge only in a JEITA profile-compatible
window with a lower charge rate at a low temperature and a lower charge voltage at a high temperature.
9.2 Functional Block Diagram
CMSRC+6V
SLEEP
VSRN+100mV
ACN-SRN
bq24171
VACN
UVLO
3.6V
ACOV
UVLO
AVCC
ACDRV
CHARGE PUMP
SYSTEM
POWER
SELECTOR
CONTROL
8 ACDRV
7 CMSRC
ACN
ACUV
4
19 BATDRV
VSRN+90mV
SLEEP
ACN-6V
1.35V
LOWV
VREF 12
VREF
LDO
2.05V
RCHRG
Thermal PAD
AVCC
CE
BAT_OVP
2.184V
REGN
LDO
20 REGN
21 BTST
EAI
FBO
2 PVCC
FB
3 PVCC
14
1V
2.1V
LEVEL
SHIFTER
1 SW
IC TJ
20μA
120C
ACP
6
ACN
5
EAO
PWM
PWM
CONTROL
24 SW
REGN
20xIAC
22 PGND
20X
23 PGND
5mV
ACSET 17
CE
UCP
VSRP-VSRN
OCP
VSRP-VSRN
120mV
160%xVISET/20
ISET 13
Fast-Chrg IBAT_REG
Pre-Chrg
Selection
VSW+4.2V
REFRESH
VBTST
20μA
LOWV
EN_CHARGE
9 STAT
CE
SRP 16
20xICHG
RCHRG
Charge
Termination
20X
SRN 15
Discharge
10%xVISET
Discharge
Termination
Qualification
IDISCHARGE
IQUAL
ACOV
2V
Fault
BAT_SHORT
Fast Charge Timer
(TTC)
Precharge Timer
(30 mins)
SUSPEND
IC TJ
VT2
VT3
+
VT4
+
-
ACOV
TSHUT
TSHUT
10
9 TS
-
SLEEP
UVLO
+
Timer Fault
ACUV
ACUV
-
VSRN
1.6V
0.5V
VREF
VT1
+
IFAULT
TTC 11
OVPSET 18
Termination
Qualification
STATE
MACHINE
VT5
+
-
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
15
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
9.3 Feature Description
Regulation Voltage
VRECH
I CHRG
Precharge
Current
Regulation
Phase
Fastcharge Current
Regulation Phase
Fastcharge Voltage
Regulation Phase
Termination
Charge
Current
Charge
Voltage
VLOWV
10% ICHRG
Precharge
Timer
Fast Charge Safety Timer
Figure 14. Typical Charging Profile
9.3.1 Battery Voltage Regulation
The bq24171 offers a high-accuracy voltage regulator on for the charging voltage.
The bq24171 uses external resistor divider for voltage feedback and regulate to internal 2.1-V voltage reference
on FB pin. Use the following equation for the regulation voltage for bq24171:
é R2 ù
VBAT = 2.1 V ´ ê1+
ë R1 úû
where
•
•
R2 is connected from FB to the battery.
R1 is connected from FB to GND.
(1)
9.3.2 Battery Current Regulation
The ISET input sets the maximum charging current. Battery current is sensed by current-sensing resistor RSR
connected between SRP and SRN. The full-scale differential voltage between SRP and SRN is 40 mV maximum.
The equation for charge current is:
VISET
ICHARGE =
20 ´ RSR
(2)
The valid input voltage range of ISET is up to 0.8 V. With 10-mΩ sense resistor, the maximum output current is
4 A. With 20-mΩ sense resistor, the maximum output current is 2 A.
The charger is disabled when ISET pin voltage is below 40 mV and is enabled when the ISET pin voltage is
above 120 mV. For 10-mΩ current-sensing resistor, the minimum fast charge current must be higher than 600
mA.
16
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
Feature Description (continued)
Under high ambient temperature, the charge current will fold back to keep IC temperature not exceeding 120°C.
9.3.3 Battery Precharge Current Regulation
On power up, if the battery voltage is below the VLOWV threshold, the bq24171 applies the precharge current to
the battery. This precharge feature is intended to revive deeply discharged cells. If the VLOWV threshold is not
reached within 30 minutes of initiating precharge, the charger turns off and a FAULT is indicated on the status
pins.
For bq24171, the precharge current is set as 10% of the fast charge rate set by ISET voltage.
VISET
IPRECHARGE =
200 ´ RSR
(3)
9.3.4 Input Current Regulation
The total input current from an AC adapter or other DC sources is a function of the system supply current and
the battery charging current. System current normally fluctuated as portions of the systems are powered up or
down. Without Dynamic Power Management (DPM), the source must be able to supply the maximum system
current and the maximum available charger input current simultaneously. By using DPM, the input current
regulator reduces the charging current when the summation of system power and charge power exceeds the
maximum input power. Therefore, the current capability of the AC adapter can be lowered, reducing system cost.
Input current is set by the voltage on ACSET pin using the following equation:
VACSET
IDPM =
20 ´ R AC
(4)
The ACP and ACN pins are used to sense across RAC with default value of 10 mΩ. However, resistors of other
values can also be used. A larger sense resistor will give a larger sense voltage and higher regulation accuracy,
at the expense of higher conduction loss.
9.3.5 Charge Termination, Recharge, and Safety Timers
The charger monitors the charging current during the voltage regulation phase. Termination is detected when the
FB voltage is higher than recharge threshold and the charge current is less than the termination current
threshold, as calculated below:
VISET
ITERM =
200 ´ RSR
where
•
•
VISET is the voltage on the ISET pin.
RSR is the sense resistor.
(5)
There is a 25-ms deglitch time during transition between fast charge and precharge.
As a safety backup, the charger also provides an internal fixed 30-minute precharge safety timer and a
programmable fast charge timer. The fast charge time is programmed by the capacitor connected between the
TTC pin and AGND, and is given by the formula:
t TTC = CTTC ´ K TTC
where
•
•
A
•
•
•
CTTC is the capacitor connected to TTC.
KTTC is the constant multiplier.
(6)
new charge cycle is initiated when one of the following conditions occurs:
The battery voltage falls below the recharge threshold
A power-on-reset (POR) event occurs
ISET pin toggled below 40 mV (disable charge) and above 120 mV (enable charge)
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
17
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
Feature Description (continued)
Pull the TTC pin to AGND to disable both termination and fast charge safety timer (reset timer). Pull the TTC pin
to VREF to disable the safety timer, but allow charge termination.
9.3.6 Power Up
The charge uses a SLEEP comparator to determine the source of power on the AVCC pin because AVCC can
be supplied either from the battery or the adapter. With the adapter source present, if the AVCC voltage is
greater than the SRN voltage, the charger exits SLEEP mode. If all conditions are met for charging, the charger
then starts charge the battery (see Enable and Disable Charging). If SRN voltage is greater than AVCC, the
charger enters low quiescent current SLEEP mode to minimize current drain from the battery. During SLEEP
mode, the VREF output turns off and the STAT pin goes to high impedance.
If AVCC is below the UVLO threshold, the device is disabled.
9.3.7 Input Undervoltage Lockout (UVLO)
The system must have a minimum AVCC voltage to allow proper operation. This AVCC voltage could come from
either input adapter or battery because a conduction path exists from the battery to AVCC through the high-side
NMOS body diode. When AVCC is below the UVLO threshold, all circuits on the IC are disabled.
9.3.8 Input Overvoltage/Undervoltage Protection
ACOV provides protection to prevent system damage due to high input voltage. In bq24171, once the voltage on
OVPSET is above the 1.6-V ACOV threshold or below the 0.5-V ACUV threshold, charge is disabled and input
MOSFETs turn off. The bq24171 provides flexibility to set the input qualification threshold.
9.3.9 Enable and Disable Charging
The following conditions have to be valid before charging is enabled:
• ISET pin above 120 mV.
• Device is not in UVLO mode (that is, VAVCC > VUVLO).
• Device is not in SLEEP mode (that is, VAVCC > VSRN).
• OVPSET voltage is from 0.5 V to 1.6 V to qualify the adapter.
• 1.5-s delay is complete after initial power up.
• REGN LDO and VREF LDO voltages are at correct levels.
• Thermal Shutdown (TSHUT) is not valid.
• TS fault is not detected.
• ACFET turns on (see System Power Selector for details).
One of the following conditions stops ongoing charging:
• ISET pin voltage is below 40 mV.
• Device is in UVLO mode.
• Adapter is removed, causing the device to enter SLEEP mode.
• OVPSET voltage indicates the adapter is not valid.
• REGN or VREF LDO voltage is overloaded.
• TSHUT temperature threshold is reached.
• TS voltage goes out of range, indicating the battery temperature is too hot or too cold.
• ACFET turns off.
• TTC timer expires or precharge timer expires.
9.3.10 System Power Selector
The IC automatically switches adapter or battery power to the system load. The battery is connected to the
system by default during power up or during SLEEP mode. When the adapter plugs in and the voltage is above
the battery voltage, the IC exits SLEEP mode. The battery is disconnected from the system and the adapter is
connected to the system after exiting SLEEP. An automatic break-before-make logic prevents shoot-through
currents when the selectors switch.
18
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
Feature Description (continued)
The ACDRV is used to drive a pair of back-to-back N-channel power MOSFETs between adapter and ACP with
sources connected together to CMSRC. The N-channel FET with the drain connected to the ACP (Q2, RBFET)
provides reverse battery discharge protection, and minimizes system power dissipation with its low-RDSON. The
other N-channel FET with drain connected to adapter input (Q1, ACFET) separates battery from adapter, and
provides a limited dI/dt when connecting the adapter to the system by controlling the FET turnon time. The
/BATDRV controls a P-channel power MOSFET (Q3, BATFET) placed between battery and system with drain
connected to battery.
Before the adapter is detected, the ACDRV is pulled to CMSRC to keep ACFET off, disconnecting the adapter
from system. /BATDRV stays at ACN - 6 V (clamp to ground) to connect battery to system if all the following
conditions are valid:
• VAVCC > VUVLO (battery supplies AVCC)
• VACN < VSRN + 200 mV
After the device comes out of SLEEP mode, the system begins to switch from battery to adapter. The AVCC
voltage has to be 300 mV above SRN to enable the transition. The break-before-make logic keeps both ACFET
and BATFET off for 10 µs before ACFET turns on. This prevents shoot-through current or any large discharging
current from going into the battery. The /BATDRV is pulled up to ACN and the ACDRV pin is set to CMSRC +
6 V by an internal charge pump to turn on N-channel ACFET, connecting the adapter to the system if all the
following conditions are valid:
• VACUV < VOVPSET < VACOV
• VAVCC > VSRN + 300 mV
When the adapter is removed, the IC turns off ACFET and enters SLEEP mode.
BATFET keeps off until the system drops close to SRN. The BATDRV pin is driven to ACN - 6 V by an internal
regulator to turn on P-channel BATFET, connecting the battery to the system.
Asymmetrical gate drive provides fast turnoff and slow turnon of the ACFET and BATFET to help the breakbefore-make logic and to allow a soft-start at turnon of both MOSFETs. The delay time can be further increased
by putting a capacitor from gate to source of the power MOSFETs.
9.3.11 Converter Operation
The bq24171 employs a 1.6-MHz constant-frequency step-down switching regulator. The fixed-frequency
oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery voltage,
charge current, and temperature, simplifying output filter design and keeping it out of the audible noise region.
A type III compensation network allows using ceramic capacitors at the output of the converter. An internal sawtooth ramp is compared to the internal error control signal to vary the duty cycle of the converter. The ramp
height is proportional to the AVCC voltage to cancel out any loop gain variation due to a change in input voltage,
and simplifies the loop compensation. Internal gate drive logic allows achieving 97% duty cycle before pulse
skipping starts.
9.3.12 Automatic Internal Soft-Start Charger Current
The charger automatically soft-starts the charger regulation current every time the charger goes into fast charge
to ensure there is no overshoot or stress on the output capacitors or the power converter. The soft-start consists
of stepping-up the charge regulation current into eight evenly divided steps up to the programmed charge
current. Each step lasts around 1.6 ms, for a typical rise time of 12.8 ms. No external components are needed
for this function.
9.3.13 Charge Overcurrent Protection
The charger monitors top-side MOSFET current by high-side sense FET. When peak current exceeds MOSFET
limit, the charger turns off the top-side MOSFET and keeps it off until the next cycle. The charger has a
secondary cycle-to-cycle overcurrent protection. The charger monitors the charge current, and prevents the
current from exceeding 160% of the programmed charge current. The high-side gate drive turns off when either
overcurrent condition is detected, and automatically resumes when the current falls below the overcurrent
threshold.
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
19
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
Feature Description (continued)
9.3.14 Charge Undercurrent Protection
After the recharge, if the SRP-SRN voltage decreases below 5 mV, then the low-side FET is turned off for the
rest of the switching cycle. During discontinuous conduction mode (DCM), the low-side FET turns on for a short
period of time when the bootstrap capacitor voltage drops below 4 V to provide refresh charge for the capacitor.
This is important to prevent negative inductor current from causing any boost effect in which the input voltage
increases as power is transferred from the battery to the input capacitors. This can lead to an overvoltage on the
AVCC node and potentially cause damage to the system.
9.3.15 Battery Detection
For applications with removable battery packs, IC provides a battery absent detection scheme to reliably detect
insertion or removal of battery packs. The battery detection routine runs on power up, or if battery voltage falls
below recharge threshold voltage due to removing a battery or discharging a battery.
POR or RECHARGE
Apply 8mA discharge
current, start 1s timer
VFB < VBATOWV
No
1s timer
expired
Yes
No
Yes
Battery Present,
Begin Charge
Disable 8mA
discharge current
Enable 125mA charge
current, start 0.5s timer
VFB > VRECH
No
0.5s timer
expired
Yes
Yes
Disable 125mA
charge current
No
Battery Present,
Begin Charge
Battery Absent
Figure 15. Battery Detection Flow Chart
20
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
Feature Description (continued)
Once the device has powered up, an 8-mA discharge current is applied to the SRN terminal. If the battery
voltage falls below the LOWV threshold within 1 second, the discharge source is turned off, and the charger is
turned on at low charge current (125 mA). If the battery voltage gets up above the recharge threshold within 500
ms, there is no battery present and the cycle restarts. If either the 500-ms or 1-second timer times out before the
respective thresholds are hit, a battery is detected and a charge cycle is initiated.
Battery
Absent
Battery
Absent
VBAT_RE
VRECH
Battery
Present
VLOW
Figure 16. Battery Detect Timing Diagram
Ensure that the total output capacitance at the battery node is not so large that the discharge current source
cannot pull the voltage below the LOWV threshold during the 1-second discharge time. The maximum output
capacitances can be calculated according to the following equation:
IDISCH ´ tDISCH
CMAX =
é R ù
(2.05 V - 1.45 V) ´ ê1+ 2 ú
ë R1 û
where
•
•
•
•
CMAX is the maximum output capacitance.
IDISCH is the discharge current.
tDISCH is the discharge time.
R2 and R1 are the voltage feedback resistors from the battery to the FB pin.
(7)
9.3.15.1 Example
For a 3-cell Li+ charger, with R2 = 500 kΩ, R1 = 100 kΩ (giving 12.6 V for voltage regulation), IDISCH = 8 mA,
tDISCH = 1 second.
8 mA ´ 1 sec
CMAX =
= 2.2 mF
é 500 kW ù
0.6 V ´ ê1+
ú
ë 100 kW û
(8)
Based on these calculations, no more than 2200 µF should be allowed on the battery node for proper operation
of the battery detection circuit.
9.3.16 Battery Short Protection
When SRN pin voltage is lower than 2 V, it is considered as battery short condition during charging period. The
charger will shut down immediately for 1 ms, then soft start back to the charging current the same as precharge
current. This prevents high current may build in output inductor and cause inductor saturation when battery
terminal is shorted during charging. The converter works in nonsynchronous mode during battery short.
9.3.17 Battery Overvoltage Protection
The converter will not allow the high-side FET to turn on until the battery voltage goes below 102% of the
regulation voltage. This allows 1-cycle response to an overvoltage condition – such as occurs when the load is
removed or the battery is disconnected. A total 6-mA current sink from SRP/SRN to AGND allows discharging
the stored output inductor energy that is transferred to the output capacitors. If battery overvoltage condition lasts
for more than 30 ms, charge is disabled.
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
21
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
Feature Description (continued)
9.3.18 Temperature Qualification and JEITA Guideline
The controller continuously monitors battery temperature by measuring the voltage between the TS pin and
GND. A negative temperature coefficient thermistor (NTC) and an external voltage divider typically develop this
voltage. The controller compares this voltage against its internal thresholds to determine if charging is allowed.
To initiate a charge cycle, the voltage on TS pin must be within the VT1 to VT5 thresholds. If VTS is outside of this
range, the controller suspends charge and waits until the battery temperature is within the VT1 to VT5 range.
During the charge cycle, the battery temperature must be within the VT1 to VT5 thresholds. If battery temperature
is outside of this range, the controller suspends charge and waits until the battery temperature is within the VT1 to
VT5 range. The controller suspends charge by turning off the PWM charge FETs. If VTS is within the range of VT1
and VT2, charge voltage regulation on FB pin is 2.1 V and the charge current is reduced to ICHARGE/2 (To avoid
early termination during VT1 and VT2 range, fast charge current need to be bigger than 2 times of termination
current); if VTS is within the range of VT2 and VT3, the charge voltage regulation on FB pin is 2.1 V; if VTS is within
VT3 and VT4, the charge voltage regulation on FB pin is reduced back to 2.05 V; and if VTS is within VT4 and VT5,
the charge voltage regulation on FB pin is further reduced to 2.025 V. Figure 17 summarizes the operation. See
the Li-ion battery charger solutions for JEITA compliance, SLYT365.
Charge Voltage
VFB =2.1 V
VFB=2.05 V
VFB=2.025 V
Temperature
Charge Current
Charge
Suspended
Charge
Suspended
I Charge
ICharge /2
Temperature
0 °C
(T1)
10 °C
(T2)
45 °C
(T3)
50°C
(T4)
60 °C
(T5)
Figure 17. TS Pin, Thermistor Sense Thresholds
Assuming a 103AT NTC thermistor on the battery pack as shown in Figure 18, the values of RT1 and RT2 can
be determined by using Equation 9 and Equation 10:
1 ö
æ 1
VVREF ´ RTHCOLD ´ RTHHOT ´ ç
VT1
VT5 ÷ø
è
RT2 =
æV
ö
æV
ö
RTHHOT ´ ç VREF - 1÷ - RTHCOLD ´ ç VREF - 1÷
VT5
VT1
è
ø
è
ø
(9)
VVREF
-1
VT1
RT1 =
1
1
+
RT2 RTHCOLD
(10)
22
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
Feature Description (continued)
VREF
bq24171
RT1
TS
RT2
RTH
103AT
Figure 18. TS Resistor Network
For example, 103AT NTC thermistors are used to monitor the battery pack temperature. Select T1 = 0ºC for
COLD and T5 = 60ºC for HOT, then we get RT2 = 6.8 kΩ and RT1 = 2.2 kΩ as in the design tool. A small RC filter
is suggested to use for system-level ESD protection.
9.3.19 MOSFET Short Circuit and Inductor Short Circuit Protection
The IC has a short circuit protection feature. Its cycle-by-cycle current monitoring feature is achieved through
monitoring the voltage drop across Rdson of the MOSFETs. The charger will be latched off, but the ACFET keep
on to power the system. The only way to reset the charger from latch-off status is remove adapter then plug
adapter in again. Meanwhile, STAT is blinking to report the fault condition.
9.3.20 Thermal Regulation and Shutdown Protection
The QFN package has low thermal impedance, which provides good thermal conduction from the silicon to the
ambient, to keep junctions temperatures low. The internal thermal regulation loop will fold back the charge
current to keep the junction temperature from exceeding 120°C. As added level of protection, the charger
converter turns off and self-protects whenever the junction temperature exceeds the TSHUT threshold of 150°C.
The charger stays off until the junction temperature falls below 130°C.
9.3.21 Timer Fault Recovery
The IC provides a recovery method to deal with timer fault conditions. The following summarizes this method:
Condition 1: The battery voltage is above the recharge threshold and a time-out fault occurs.
Recovery Method: The timer fault will clear when the battery voltage falls below the recharge threshold, and
battery detection will begin. A POR or taking ISET below 40 mV will also clear the fault.
Condition 2: The battery voltage is below the recharge threshold and a time-out fault occurs.
Recovery Method: Under this scenario, the IC applies the fault current to the battery. This small current is used
to detect a battery removal condition and remains on as long as the battery voltage stays below the recharge
threshold. If the battery voltage goes above the recharge threshold, the IC disabled the fault current and
executes the recovery method described in Condition 1. A POR or taking ISET below 40 mV will also clear the
fault.
9.3.22 Inductor, Capacitor, and Sense Resistor Selection Guidelines
The IC provides internal loop compensation. With this scheme, the best stability occurs when the LC resonant
frequency, fo, is approximately 15 kHz – 25 kHz for the IC.
1
fo =
2p LC
(11)
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
23
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
Feature Description (continued)
Table 2 summarizes typical LC components for various charge currents.
Table 2. Typical Values as a Function of Charge Current
CHARGE CURRENT
1A
2A
3A
4A
Output inductor L
6.8 µH
3.3 µH
3.3 µH
2.2 µH
Output capacitor C
10 µF
20 µF
20 µF
30 µF
9.3.23 Charge Status Outputs
The open-drain STAT outputs indicate various charger operations as listed in Table 3. These status pins can be
used to drive LEDs or communicate with the host processor. OFF indicates that the open-drain transistor is
turned off.
Table 3. STAT Pin Definition
CHARGE STATE
STAT
Charge in progress (including recharging)
ON
Charge complete, Sleep mode, Charge disabled
OFF
Charge suspend, Input overvoltage, Battery overvoltage, timer fault, , battery absent
BLINK
9.4 Device Functional Modes
The bq24171 is a JEITA-compliant stand-alone switched-mode charger with power path selector. The device can
operate from either a qualified adapter or supply system power from the battery. Dynamic Power Management
(DPM) mode allows for a smaller adapter to be used effectively in systems with more dynamic system loads.
The bq24171 device provides power path selector gate driver ACDRV/CMSRC on input NMOS pair ACFET (Q1)
and RBFET (Q2), and BATDRV on a battery PMOS device (Q3). When the qualified adapter is present, the
system is directly connected to the adapter. Otherwise, the system is connected to the battery. In addition, the
power path prevents battery from boosting back to the input.
The bq24171 features DPM to reduce the charge current when the input power limit is reached to avoid
overloading the adapter. A highly accurate current-sense amplifier enables precise measurement of input current
from adapter to monitor overall system power.
The total input current from an AC adapter or other DC sources is a function of the system supply current and
the battery charging current. System current normally fluctuated as portions of the systems are powered up or
down. Without DPM, the source must be able to supply the maximum system current and the maximum available
charger input current simultaneously. By using DPM, the input current regulator reduces the charging current
when the summation of system power and charge power exceeds the maximum input power. Therefore, the
current capability of the AC adapter can be lowered, thus reducing system cost.
Although the bq24171 is a stand-alone charger, external control circuitry can effectively be used to change pin
settings such as ISET, ACSET, and enable Battery Learn mode to accommodated for dynamic charging
conditions.
24
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
10 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
10.1 Application Information
A typical application consists of a bq24171 with power path management and from 1- to 3-cell series Li-ion or Lipolymer battery in a wide variety of portable applications where JEITA-compatible charging limits are desired.
10.2 Typical Application
Q2
Q1
RAC: 10m
System
12V Adapter
C12: 0.1µ
RIN
2
C11: 0.1µ
C4: 10µ
CIN
2.2?
R12
4.02k
R11
4.02k
VBAT
ACN
ACP
CMSRC
D1
VREF
R2
232k
VREF
R4
100k
R1
10
BATDRV
bq24171
ISET
C1
1µ
RT
103AT
R9
6.8k
VREF
D3
C9, C10
10? 10?
SRP
R2
299 kW
SRN
TS
R10
1.5k
C8
0.1?
PGND
TTC
R8
2.2k
VBAT
C6
1?
AVCC
C3: 0.1?
VREF
C7
0.1?
REGN
OVPSET
R7
100k
C5
0.047?
BTST
ACSET
R6
1000k
L: 3.3?H RSR:10m
SW
VREF
R3
32.4k
R5
22.1k
Q3
R14
1k
ACDRV
C2: 1µ
D2
PVCC
FB
THERMAL
STAT
PAD
R2
100 kW
12-V input, 2-cell battery 8.4 V, 2-A charge current, 0.2-A precharge/termination current, 3-A DPM current, 18-V input
OVP
Figure 19. Typical Application Schematic
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
25
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
Typical Application (continued)
10.2.1 Design Requirements
For this design example, use the parameters listed in Table 4 as the input parameters.
Table 4. Design Parameters
PARAMETER
EXAMPLE VALUE
Input Voltage Range
4.5 V - 17 V
Input Current DPM Limit
600 mA min
Battery Voltage
13.5 V max
Charge Current
4 A max
10.2.2 Detailed Design Procedure
10.2.2.1 Inductor Selection
The bq24171 has a 1600-kHz switching frequency to allow the use of small inductor and capacitor values.
Inductor saturation current should be higher than the charging current (ICHG) plus half the ripple current (IRIPPLE):
ISAT ³ ICHG +(1/2)IRIPPLE
(12)
Inductor ripple current depends on input voltage (VIN), duty cycle (D = VOUT/VIN), switching frequency (fs), and
inductance (L):
V ´ D ´ (1 - D)
IRIPPLE = IN
fs × L
(13)
The maximum inductor ripple current happens with D = 0.5 or close to 0.5. Usually inductor ripple is designed in
the range of 20% to 40% of the maximum charging current as a trade-off between inductor size and efficiency for
a practical design.
10.2.2.2 Input Capacitor
The input capacitor should have enough ripple current rating to absorb input switching ripple current. The worst
case RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not operate
at 50% duty cycle, then the worst case capacitor RMS current ICIN occurs where the duty cycle is closest to 50%
and can be estimated by the following equation:
ICIN = ICHG ´ D ´ (1 - D)
(14)
A low ESR ceramic capacitor such as X7R or X5R is preferred for the input decoupling capacitor and should be
placed as close as possible to the drain of the high-side MOSFET and source of the low-side MOSFET. The
voltage rating of the capacitor must be higher than the normal input voltage level. A 25-V rating or higher
capacitor is preferred for a 15-V input voltage. A 20-μF capacitance is suggested for a typical 3-A to 4-A charging
current.
10.2.2.3 Output Capacitor
The output capacitor also should have enough ripple current rating to absorb output switching ripple current. The
output capacitor RMS current ICOUT is given as:
I
ICOUT = RIPPLE » 0.29 ´ IRIPPLE
2 ´ 3
(15)
The output capacitor voltage ripple can be calculated as follows:
DVO =
VOUT æ
V
ç 1 - OUT
2 ç
VIN
8LCfs è
ö
÷
÷
ø
(16)
At certain input/output voltages and switching frequencies, the voltage ripple can be reduced by increasing the
output filter LC.
26
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
The bq24171 has an internal loop compensator. To achieve good loop stability, the resonant frequency of the
output inductor and output capacitor should be designed from 15 kHz to 25 kHz. The preferred ceramic capacitor
has a 25-V or higher rating, X7R or X5R.
10.2.2.4 Input Filter Design
During adapter hot plug-in, the parasitic inductance and the input capacitor from the adapter cable form a
second-order system. The voltage spike at the AVCC pin may be beyond the IC maximum voltage rating and
damage the IC. The input filter must be carefully designed and tested to prevent an overvoltage event on the
AVCC pin.
There are several methods to damping or limiting the overvoltage spike during adapter hot plug-in. An electrolytic
capacitor with high ESR as an input capacitor can damp the overvoltage spike well below the IC maximum pin
voltage rating. A high current capability TVS Zener diode can also limit the overvoltage level to an IC safe level.
However, these two solutions may not be lowest cost or smallest size.
A cost-effective and small-size solution is shown in Figure 20. R1 and C1 are composed of a damping RC
network to damp the hot plug-in oscillation. As a result, the overvoltage spike is limited to a safe level. D1 is used
for reverse voltage protection for the AVCC pin. C2 is the AVCC pin decoupling capacitor and it should be placed
as close as possible to the AVCC pin. R2 and C2 form a damping RC network to further protect the IC from high
dv/dt and high voltage spikes. The C2 value should be less than the C1 value so R1 can dominant the equivalent
ESR value to provide enough damping effect for hot plug-in. R1 and R2 must be sized to handle in-rush current
power loss according to the resistor manufacturer’s data sheet. Verify the filter component values with a real
application and make any minor adjustments needed to fit in the real application circuit.
If the input is 5 V (USB host or USB adapter), diode D1 can be omitted. R2 must be 5 Ω or higher to limit the
current if the input is reversely inserted.
D1
R2(1206)
4.7 - 30 W
R1(2010)
2W
Adapter
Connector
AVCC pin
C1
2.2 mF
C2
0.1 - 1 mF
Figure 20. Input Filter
10.2.2.5 Input ACFET and RBFET Selection
N-type MOSFETs are used as input ACFET(Q1) and RBFET(Q2) for better cost-effective and small-size solution,
as shown in Figure 23. Normally, there is a total capacitance of 50 µF connected at PVCC node; 10-µF capacitor
for buck converter of bq24171 and 40-µF capacitor for system side. There is a surge current during Q1 turnon
period when a valid adapter is inserted. Decreasing the turnon speed of Q1 can limit this surge current in
desirable range by selecting a MOSFET with relative bigger CGD and/or CGS. If Q1 turns on too fast, we must add
external CGD and/or CGS. For example, 4.7-nF CGD and 47-nF CGS are adopted on EVM while using NexFET
CSD17313 as Q1.
RIN
2
CIN
2.2m
m
Q2
Q1
ADAPTER
SYS
RAC
C4 1m
RGS
499k
CGS
CGD
R11
4.02k
R12
4.02k
CSYS
40m
PVCC
CMSRC
ACDRV
Figure 21. Input ACFET and RBFET
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
27
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
10.2.3 Application Curves
96%
VIN=12 V, 2 S
94%
Efficiency (%)
92%
90%
88%
86%
84%
82%
80%
0
0.5
1
1.5
2
2.5
IOUT (A)
3
3.5
4
D001
Figure 22. Charge Efficiency
10.3 System Examples
5-V Adapter
System
PVCC
ACN
ACP
CMSRC
VREF
VREF
R5B
12.1k
ILIM_500mA
R11
5
BATDRV
ACDRV
1µ
Selectable
current limit
4.7µ
3.3mH
VREF
bq24171
R4
100k
ISET
0.047m
BTST
R5A
12.1k
RSR: 20m
VBAT
SW
ACSET
REGN
0.1m
D1 0.1m
Optional
10m10m
1m
R6
400k
C1
1µ
AVCC
PGND
OVPSET
R7
100k
RT
103AT
SRP
VREF
TTC
R8
2.2k
R9
6.8k
STAT
D3
R2
100k
FB
TS
R10
1.5k
VREF
SRN
THERMAL
PAD
R1
100k
USB with input OVP 8 V, selectable charge current limit of 900 mA or 500 mA, system connected after sense resistor
Figure 23. Typical Application Schematic With Single-Cell Unremovable Battery
28
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
11 Power Supply Recommendations
In order to provide an output voltage on SYS, the bq24170/bq24172 requires a power supply from 4.5-V to 17-V
input with ideally >500-mA current rating connected to VBUS; or, a single-cell Li-Ion battery with voltage >
VBATUVLO connected to BAT.
12 Layout
12.1 Layout Guidelines
The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the
components to minimize the high-frequency current path loop (see Figure 24) is important to prevent electrical
and magnetic field radiation and high-frequency resonant problems. The following is a PCB layout priority list for
proper layout. Layout of the PCB according to this specific order is essential.
1. Place the input capacitor as close as possible to the PVCC supply and ground connections and use the
shortest copper trace connection. These parts should be placed on the same layer of the PCB instead of on
different layers and using vias to make this connection.
2. Place the inductor input terminal as close as possible to the SW terminal. Minimize the copper area of this
trace to lower electrical and magnetic field radiation but make the trace wide enough to carry the charging
current. Do not use multiple layers in parallel for this connection. Minimize parasitic capacitance from this
area to any other trace or plane.
3. The charging current sensing resistor should be placed right next to the inductor output. Route the sense
leads connected across the sensing resistor back to the IC in the same layer, close to each other (minimize
loop area) and do not route the sense leads through a high-current path (see Figure 25 for Kelvin connection
for best current accuracy). Place decoupling capacitor on these traces next to the IC.
4. Place the output capacitor next to the sensing resistor output and ground.
5. Output capacitor ground connections must be tied to the same copper that connects to the input capacitor
ground before connecting to system ground.
6. Route analog ground separately from power ground and use a single ground connection to tie charger power
ground to charger analog ground. Just beneath the IC use analog ground copper pour but avoid power pins
to reduce inductive and capacitive noise coupling. Use the thermal pad as a single ground connection point
to connect analog ground and power ground together, or use a 0-Ω resistor to tie analog ground to power
ground. A star-connection under the thermal pad is highly recommended.
7. It is critical to solder the exposed thermal pad on the backside of the IC package to the PCB ground. Ensure
that there are sufficient thermal vias directly under the IC, connecting to the ground plane on the other layers.
8. Decoupling capacitors must be placed next to the IC pins and make trace connection as short as possible.
9. The number and physical size of the vias must be enough for a given current path.
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
29
bq24171
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
www.ti.com
12.2 Layout Example
SW
L1
R1
High
Frequency
VIN
C1
Current
Path
VBAT
BAT
PGND
C2
C3
Figure 24. High-Frequency Current Path
Current Direction
R SNS
Current Sensing Direction
To SRP and SRN pin
Figure 25. Sensing Resistor PCB Layout
30
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
bq24171
www.ti.com
SLUSAF2C – FEBRUARY 2011 – REVISED APRIL 2015
13 Device and Documentation Support
13.1 Device Support
bqswitcherII calculation tools, SLUC244
13.2 Documentation Support
13.2.1 Related Documentation
For related documentation, see the following:
• Li-ion battery-charger solutions for JEITA compliance, SLYT365
13.3 Trademarks
All trademarks are the property of their respective owners.
13.4 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
13.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
14 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Submit Documentation Feedback
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: bq24171
31
PACKAGE OPTION ADDENDUM
www.ti.com
10-Dec-2020
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
(2)
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
(3)
(4/5)
(6)
BQ24171RGYR
ACTIVE
VQFN
RGY
24
3000
RoHS & Green
NIPDAU
Level-2-260C-1 YEAR
-40 to 85
BQ24171
BQ24171RGYT
ACTIVE
VQFN
RGY
24
250
RoHS & Green
NIPDAU
Level-2-260C-1 YEAR
-40 to 85
BQ24171
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of