0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CHL8103-01CRT

CHL8103-01CRT

  • 厂商:

    EUPEC(英飞凌)

  • 封装:

    VFQFN40_EP

  • 描述:

    IC REG BUCK 40VQFN

  • 详情介绍
  • 数据手册
  • 价格&库存
CHL8103-01CRT 数据手册
Digital Multi-Phase Buck Controller DESCRIPTION  Pb-Free, RoHS, QFN packages APPLICATIONS  Intel® VR12 & AMD® SVI based systems  High Performance Desktops CPU VRs  Value Servers CPU & DDR Memory VRs 40 39 38 37 36 ISEN_L2  3.3V +10%/-15% supply voltage; 0ºC to 85ºC operation IRTN_L2 PIN DIAGRAM 35 34 33 32 31 RCSP 1 30 RCSP_L2 RCSM 2 29 RCSM_L2 VPGM2 3 28 VCC VSEN 4 27 VSEN_L2 VRTN 5 26 VRTN_L2 RRES 6 TSEN1 7 V18A 8 VR_READY1/ PWRGD2 9 VR_READY_L21/ PWROK2 CHL8103/4 40 Pin 6x6 QFN Top View 1 2 Intel Mode AMD Mode 25 PWM_L2 24 PWM4 (CHL8104)/ NC (CHL8103) 23 PWM3 22 PWM2 21 PWM1 41 GND 10 11 12 13 14 15 16 17 18 19 20 TSEN2  Compatible with IR ATL and 3.3V tri-state Drivers ISEN4 (CHL8104)/ NC (CHL8103)  Multiple time programmable (MTP) memory for custom configuration SMB_CLK  Thermal Protection (OTP) and VRHOT# flag (CHL8103/04/13) The CHL8102/03/04/13 includes numerous features like register diagnostics for fast design cycles and platform differentiation, truly simplifying VRD design and enabling fastest time-to-market (TTM) with “set-and-forget” methodology. SMB_DAT  Per-Loop Fault Protection: OVP, UVP, OCP ISEN 3  IR Adaptive Transient Algorithm (ATA) on both loops minimizes output bulk capacitors and system cost The CHL8102/03/04/13 provides extensive OVP, UVP, OCP and OTP fault protection and the CHL8103/04/13 includes thermistor based temperature sensing with VRHOT signal. IRTN4 (CHL8104)/ NC (CHL8103)  1-phase & Active Diode Emulation modes for light load efficiency ADDR/PROT/EN_L2  IR Efficiency Shaping with Dynamic Phase Control (DPC) IRTN 3  Independent loop switching frequencies from 200kHz to 1.2MHz per phase ENABLE  I2C security enable pin (CHL8103/04/13) IR’s unique Adaptive Transient Algorithm (ATA), based on proprietary non-linear digital PWM algorithms, minimizes output bulk capacitors and Multiple Time Programmable (MTP) storage saves pins and enables a small package size. Device configuration and fault parameters are easily defined using the IR Digital Power Design Center (DPDC) GUI and stored in on-chip MTP. ISEN 2  Flexible I2C bus security features VR_HOT#  Overclocking support with I2C voltage override and Vmax setting IRTN 2  Pin programmable I2C address (CHL8103/04/13) SV_DAT1/SVD2  I2C interface for configuration & telemetry The CHL8102/03/04/13 includes IR Efficiency Shaping Technology to deliver exceptional efficiency at minimum cost across the entire load range. IR Dynamic Phase Control adds/drops active phases based upon load current and can be configured to enter 1-phase operation and diode emulation mode automatically or by command. ISEN 1  Fully supports Intel® VR12 (CHL8103/04/13) and AMD® SVI with dual OCP & programmable addressing (CHL8103/04) SV_CLK1/SVC2  Footprint compatible with CHL8325A/B (CHL8103/4) IRTN 1  Easiest layout and fewest pins in the industry The CHL8102/03/04 are dual-loop, digital multi-phase buck controllers designed for CPU voltage regulation. The CHL8113 is a single-loop, digital multiphase buck controller ideal for Server DDR memory voltage regulation. They are fully compliant with the Intel® VR12 and AMD® SVI (CHL8103/04) specifications. VINSEN  Dual output 2/3/4+1-phase PWM Controller (CHL8102/03/04) and single output 3-phase PWM Controller (CHL8113) SV_ALERT1/NC2 FEATURES CHL8102/03/04/13 Figure 1: CHL8103/04 Package Top View 1 August 28, 2013 | FINAL | V1.09 Digital Multi-Phase Buck Controller CHL8102/03/04/13 IRTN 1 ISEN 1 IRTN 2 ISEN 2 IRTN 3 ISEN 3 IRTN4 (CHL8104)/ NC (CHL8103) ISEN4 (CHL8104)/ NC (CHL8103) IRTN_L2 ISEN_L2 PIN DIAGRAM ENLARGED 40 39 38 37 36 35 34 33 32 31 RCSP 1 30 RCSP_L2 RCSM 2 29 RCSM_L2 VPGM2 3 28 VCC VSEN 4 27 VSEN_L2 26 VRTN_L2 25 PWM_L2 CHL8103/4 40 Pin 6x6 QFN Top View VRTN 5 RRES 6 TSEN1 7 24 PWM4 (CHL8104)/ NC (CHL8103) V18A 8 23 PWM3 22 PWM2 21 PWM1 1 VR_READY / PWRGD2 1 9 2 1 2 41 GND 11 12 13 14 15 16 17 18 19 20 SV_ALERT1/NC2 SV_CLK1/SVC2 SV_DAT1/SVD2 VR_HOT# ENABLE ADDR/PROT/EN_L2 SMB_DAT SMB_CLK TSEN2 10 VINSEN VR_READY_L2 / PWROK2 Intel Mode AMD Mode August 28, 2013 | FINAL | V1.09
CHL8103-01CRT
物料型号: CHL8102/03/04/13

器件简介: - 这些控制器是为CPU电压调节设计的双环数字多相降压控制器。CHL8113是适用于服务器DDR内存电压调节的单环数字多相降压控制器。 - 它们完全符合Intel® VR12和AMD® SVI规范。

引脚分配: - 提供了详细的引脚图,包括IRTN、RCSP、RCSM、VPGM2、VCC、VSEN、VRTN、RRES、PWM_L2等。

参数特性: - 支持Intel® VR12和AMD® SVI,具有I2C接口用于配置和遥测。 - 具有过压保护(OVP)、欠压保护(UVP)、过流保护(OCP)和热保护(OTP)。

功能详解: - 包括IR效率塑造技术,以在全负载范围内以最低成本提供卓越效率。 - 动态相位控制(DPC)根据负载电流自动添加/删除活动相位,并可配置为自动或通过命令进入1相操作和二极管仿真模式。 - 独特的自适应瞬态算法(ATA),基于专有的非线性数字PWM算法,最小化输出大容量电容器。

应用信息: - 适用于基于Intel® VR12和AMD® SVI的系统,高性能桌面CPU VRs,价值服务器CPU和DDR内存VRs。

封装信息: - 提供了40引脚6x6 QFN封装的详细信息。
CHL8103-01CRT 价格&库存

很抱歉,暂时无法提供与“CHL8103-01CRT”相匹配的价格&库存,您可以联系我们找货

免费人工找货