0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
DM74ALS534N

DM74ALS534N

  • 厂商:

    ONSEMI(安森美)

  • 封装:

    DIP20

  • 描述:

    IC FF D-TYPE SNGL 8BIT 20DIP

  • 数据手册
  • 价格&库存
DM74ALS534N 数据手册
Revised February 2000 DM74ALS534 Octal D-Type Edge-Triggered Flip-Flop with 3-STATE Outputs General Description Features These 8-bit registers feature totem-pole 3-STATE outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. The high-impedance state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. They are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. ■ Switching specifications at 50 pF ■ Switching specifications guaranteed over full temperature and VCC range ■ Advanced oxide-isolated, ion-implanted Schottky TTL process ■ 3-STATE buffer-type outputs drive bus lines directly The eight flip-flops of the DM74ALS534 are edge-triggered inverting D-type flip-flops. On the positive transition of the clock, the Q outputs will be set to the complement of the logic states that were set up at the D inputs. A buffered output control input can be used to place the eight outputs in either a normal logic state (HIGH or LOW logic levels) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly. The output control does not affect the internal operation of the flip-flops. That is, the old data can be retained or new data can be entered even while the outputs are off. Ordering Code: Order Number Package Number DM74ALS534WM M20B 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Package Description DM74ALS534N N20A 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Connection Diagram © 2000 Fairchild Semiconductor Corporation DS006223 www.fairchildsemi.com DM74ALS534 Octal D-Type Edge-Triggered Flip-Flop with 3-STATE Outputs April 1984 DM74ALS534 Function Table Output Logic Diagram Clock D L ↑ H L L ↑ L H Control Output Q L L X Q0 H X X Z L = LOW State H = HIGH State X = Don’t Care ↑ = Positive Edge Transition Z = High Impedance State Q0 = Previous Condition of Q www.fairchildsemi.com 2 Supply Voltage 7V Input Voltage 7V Voltage Applied to Disabled Output 5.5V 0°C to +70°C Operating Free Air Temperature Range Note 1: The “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The “Recommended Operating Conditions” table will define the conditions for actual device operation. −65°C to +150°C Storage Temperature Range Typical θJA N Package 57.0°C M Package 76.0°C Recommended Operating Conditions Symbol Parameter Min Nom Max 4.5 5 5.5 Units VCC Supply Voltage VIH HIGH Level Input Voltage V VIL LOW Level Input Voltage 0.8 V IOH HIGH Level Output Current −2.6 mA IOL LOW Level Output Current fCLOCK Clock Frequency tW Width of Clock Pulse 2 V 0 24 mA 35 MHz HIGH 14 ns LOW 14 ns ns tSU Data Setup Time (Note 2) 10↑ tH Data Hold Time (Note 2) 0↑ TA Free Air Operating Temperature ns °C 70 Note 2: The (↑) arrow indicates the positive edge of the Clock is used for reference. Electrical Characteristics over recommended operating free air temperature range. All typical values are measured at VCC = 5V, TA = 25°C. Symbol Parameter Conditions VIK Input Clamp Voltage VCC = 4.5V, II = −18 mA VOH HIGH Level VCC = 4.5V Output Voltage VCC = 4.5V to 5.5V Min LOW Level IOH = Max Input Current at Maximum 2.4 3.2 VCC = 4.5V IOL = 12 mA 0.25 0.4 V IOL = 24 mA 0.35 0.5 V 0.1 mA Input Voltage IIH HIGH Level Input Current VCC = 5.5V, VIH = 2.7V LOW Level VCC = 5.5V, VIL = 0.4V 20 VCC = 5.5V IOZH OFF-State Output Current VCC = 5.5V HIGH Level Voltage Applied VO = 2.7V ICC OFF-State Output Current VCC = 5.5V LOW Level Voltage Applied VO = 0.4V Supply Current −0.1 CLK, OC Output Drive Current IOZL −0.2 All Others Input Current IO V V VCC = 5.5V, VIH = 7V IIL Units V VCC − 2 Output Voltage II Max −1.5 IOH = −400 µA VOL Typ VO = 2.25V −30 µA mA −112 mA 20 µA −20 µA VCC = 5.5V Outputs HIGH 11 19 mA Outputs OPEN Outputs LOW 19 28 mA Outputs Disabled 20 31 mA 3 www.fairchildsemi.com DM74ALS534 Absolute Maximum Ratings(Note 1) DM74ALS534 Switching Characteristics over recommended operating free air temperature range Symbol Parameter Conditions fMAX Maximum Clock Frequency VCC = 4.5V to 5.5V tPLH Propagation Delay Time RL = 500Ω LOW-to-HIGH Level Output CL = 50 pF tPHL tPZL tPHZ tPLZ Propagation Delay Time Min Max MHz Any Q 3 12 ns Clock Any Q 5 16 ns Any Q 5 17 ns Any Q 7 18 ns Any Q 2 10 ns Any Q 2 14 ns Output to HIGH Level Output Control Output Enable Time Output to LOW Level Output Control Output Disable Time Output from HIGH Level Output Control Output Disable Time Output from LOW Level Output Control 4 Units Clock Output Enable Time www.fairchildsemi.com To 35 HIGH-to-LOW Level Output tPZH From DM74ALS534 Physical Dimensions inches (millimeters) unless otherwise noted 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Package Number M20B 5 www.fairchildsemi.com DM74ALS534 Octal D-Type Edge-Triggered Flip-Flop with 3-STATE Outputs Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com www.fairchildsemi.com 6
DM74ALS534N 价格&库存

很抱歉,暂时无法提供与“DM74ALS534N”相匹配的价格&库存,您可以联系我们找货

免费人工找货