0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
9DBU0731AKLFT

9DBU0731AKLFT

  • 厂商:

    RENESAS(瑞萨)

  • 封装:

    VFQFN-40

  • 描述:

    7 O/P 1.5V ULP PCIE FOB

  • 数据手册
  • 价格&库存
9DBU0731AKLFT 数据手册
7-Output 1.5V PCIe Gen1-2-3 Fanout Buffer 9DBU0731 DATASHEET Description Features/Benefits The 9DBU0731 is a member of IDT's 1.5V Ultra-Low-Power (ULP) PCIe family. The device has 7 output enables for clock management, and 3 selectable SMBus addresses. • LP-HCSL outputs; save 14 resistors compared to standard • Recommended Application • 1.5V PCIe Gen1-2-3 Fanout Buffer (FOB) Output Features • • 7 – 1–167MHz Low-Power (LP) HCSL DIF pairs • • Key Specifications • • • • DIF additive cycle-to-cycle jitter < 5ps DIF output-to-output skew < 60ps DIF additive phase jitter is < 300fs rms for PCIe Gen3 DIF additive phase jitter < 350s rms for SGMII • • • • • HCSL outputs 36mW typical power consumption; eliminates thermal concerns Outputs can optionally be supplied from any voltage between 1.05V and 1.5V; maximum power savings Spread Spectrum (SS) compatible; allows SS for EMI reduction OE# pins for each output; support DIF power management HCSL-compatible differential input; can be driven by common clock sources SMBus-selectable features; optimize signal integrity to application • slew rate for each output • differential output amplitude Device contains default configuration; SMBus interface not required for device operation 3.3V tolerant SMBus interface works with legacy controllers Three selectable SMBus addresses; multiple devices can easily share an SMBus segment 5 × 5 mm 40-VFQFPN package; minimal board space Block Diagram vOE(6:0)# 7 ` CLK_IN DIF5 CLK_IN# DIF4 vSADR ^CKPWRGD_PD# SDATA_3.3 DIF3 DIF2 CONTROL LOGIC DIF1 SCLK_3.3 9DBU0731 MARCH 8, 2017 DIF6 DIF0 1 ©2017 Integrated Device Technology, Inc. 9DBU0731 DATASHEET VDD1.5 VDDIO DIF4 DIF4# vOE4# DIF5 DIF5# vOE5# VDDIO ^CKPWRGD_PD# Pin Configuration 40 39 38 37 36 35 34 33 32 31 vSADR_tri 1 30 NC vOE6# 2 29 vOE3# DIF6 3 28 DIF3# DIF6# 4 27 DIF3 9DBU0731 ePad is GND VDDR1.5 5 CLK_IN 6 26 VDDIO 25 VDDO1.5 CLK_IN# 7 24 vOE2# GNDDIG 8 23 DIF2# SCLK_3.3 9 22 DIF2 SDATA_3.3 10 21 vOE1# NC DIF1# DIF1 VDDIO VDD1.5 DIF0 DIF0# vOE0# VDDIO VDDDIG1.5 11 12 13 14 15 16 17 18 19 20 40-VFQFPN, 5mm x 5mm 0.4mm pin pitch ^ prefix indicates internal Pull-Up Resistor v prefix indicates Internal Pull-Down Resistor SMBus Address Selection Table State of SADR on first application of CKPWRGD_PD# SADR 0 M 1 Address 1101011 1101100 1101101 + Read/Write bit x x x Power Management Table CKPWRGD_PD# CLK_IN 0 1 1 1 X Running Running Running SMBus OEx bit X 0 1 1 OEx# Pin X X 0 1 DIFx True O/P Comp. O/P Low Low Low Low Running Running Low Low Power Connections Pin Number VDD VDDIO GND 5 41 11 8 16,25,31 12,17,26,32, 39 41 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER Description Input receiver analog Digital Power DIF outputs,Logic 2 MARCH 8, 2017 9DBU0731 DATASHEET Pin Descriptions PIN # PIN NAME 1 vSADR_tri 2 vOE6# 3 4 DIF6 DIF6# 5 VDDR1.5 6 7 8 9 10 11 12 CLK_IN CLK_IN# GNDDIG SCLK_3.3 SDATA_3.3 VDDDIG1.5 VDDIO 13 vOE0# 14 15 16 17 18 19 20 DIF0 DIF0# VDD1.5 VDDIO DIF1 DIF1# NC 21 vOE1# 22 23 DIF2 DIF2# 24 vOE2# 25 26 27 28 VDDO1.5 VDDIO DIF3 DIF3# 29 vOE3# 30 31 32 33 34 NC VDD1.5 VDDIO DIF4 DIF4# 35 vOE4# 36 37 DIF5 DIF5# 38 vOE5# 39 VDDIO 40 ^CKPWRGD_PD# 41 EPAD MARCH 8, 2017 PIN TYPE DESCRIPTION Tri-level latch to select SMBus Address. It has an internal 120kohm pull down resistor. See LATCHED SMBus Address Selection Table. IN Active low input for enabling output 6. This pin has an internal 120kohm pull-down. IN 1 =disable outputs, 0 = enable outputs OUT Differential true clock output. OUT Differential complementary clock output. 1.5V power for differential input clock (receiver). This VDD should be treated as an Analog PWR power rail and filtered appropriately. IN True Input for differential reference clock. IN Complementary Input for differential reference clock. GND Ground pin for digital circuitry. IN Clock pin of SMBus circuitry, 3.3V tolerant. I/O Data pin for SMBus circuitry, 3.3V tolerant. PWR 1.5V digital power (dirty power) PWR Power supply for differential outputs Active low input for enabling output 0. This pin has an internal 120kohm pull-down. IN 1 =disable outputs, 0 = enable outputs OUT Differential true clock output. OUT Differential complementary clock output. PWR Power supply, nominally 1.5V PWR Power supply for differential outputs OUT Differential true clock output. OUT Differential complementary clock output. N/A No connection. Active low input for enabling output 1. This pin has an internal 120kohm pull-down. IN 1 =disable outputs, 0 = enable outputs OUT Differential true clock output. OUT Differential complementary clock output. Active low input for enabling output 2. This pin has an internal 120kohm pull-down. IN 1 =disable outputs, 0 = enable outputs PWR Power supply for outputs, nominally 1.5V. PWR Power supply for differential outputs OUT Differential true clock output. OUT Differential complementary clock output. Active low input for enabling output 3. This pin has an internal 120kohm pull-down. IN 1 =disable outputs, 0 = enable outputs N/A No connection. PWR Power supply, nominally 1.5V PWR Power supply for differential outputs OUT Differential true clock output. OUT Differential complementary clock output. Active low input for enabling output 4. This pin has an internal 120kohm pull-down. IN 1 =disable outputs, 0 = enable outputs OUT Differential true clock output. OUT Differential complementary clock output. Active low input for enabling output 5. This pin has an internal 120kohm pull-down. IN 1 =disable outputs, 0 = enable outputs PWR Power supply for differential outputs Input notifies device to sample latched inputs and start up on first high assertion. Low enters IN Power Down Mode, subsequent high assertions exit Power Down Mode. This pin has internal 120kohm pull-up resistor. GND Connect paddle to ground. 3 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 9DBU0731 DATASHEET Test Loads Low-Power Differential Output Test Load 5 inches Rs Zo=100ohm 2pF Rs 2pF Note: The device can drive transmission line lengths greater than those allowed by the PCIe SIG Alternate Differential Output Terminations Rs Zo Units 33 100 Ohms 27 85 Driving LVDS 3.3V Driving LVDS Cc R7a R7b R8a R8b Rs L4 Cc Rs Device LVDS Clock input Driving LVDS inputs Component R7a, R7b R8a, R8b Cc Vcm Value Receiver has Receiver does not termination have termination Note 10K ohm 140 ohm 5.6K ohm 75 ohm 0.1 uF 0.1 uF 1.2 volts 1.2 volts 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 4 MARCH 8, 2017 9DBU0731 DATASHEET Absolute Maximum Ratings Stresses above the ratings listed below can cause permanent damage to the 9DBU0731. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range. PARAMETER SYMBOL CONDITIONS Supply Voltage Input Voltage Input High Voltage, SMBus Storage Temperature Junction Temperature Input ESD protection VDDx VIN VIHSMB Ts Tj ESD prot Applies to VDD, VDDA and VDDIO MIN -0.5 -0.5 TYP SMBus clock and data pins -65 Human Body Model MAX 2 VDD+0.5 3.3 150 125 2000 UNITS NOTES V V V °C °C V 1,2 1, 1 1 1 1 1 Guaranteed by design and characterization, not 100% tested in production. 2 Operation under these conditions is neither implied nor guaranteed. 3 Not to exceed 2.0V. Electrical Characteristics–Clock Input Parameters TA = TAMB, Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions PARAMETER Input Common Mode Voltage - DIF_IN Input Swing - DIF_IN Input Slew Rate - DIF_IN Input Leakage Current Input Duty Cycle Input Jitter - Cycle to Cycle 1 2 SYMBOL CONDITIONS MIN TYP VCOM Common Mode Input Voltage 200 725 mV 1 VSWING dv/dt IIN dtin J DIFIn Differential value Measured differentially VIN = VDD , VIN = GND Measurement from differential waveform Differential Measurement 300 0.4 -5 45 0 1450 8 5 55 150 mV V/ns µA % ps 1 1,2 50 MAX UNITS NOTES 1 1 Guaranteed by design and characterization, not 100% tested in production. Slew rate measured through +/-75mV window centered around differential zero MARCH 8, 2017 5 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 9DBU0731 DATASHEET Electrical Characteristics–Input/Supply/Common Parameters–Normal Operating Conditions TA = TAMB; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions PARAMETER SYMBOL CONDITIONS MIN TYP MAX Supply Voltage Output Supply Voltage Ambient Operating Temperature Input High Voltage Input Mid Voltage Input Low Voltage VDDx VDDIO Supply voltage for core and analog Low Voltage Supply LP-HCSL Outputs Commercial range Industrial range Single-ended inputs, except SMBus Single-ended tri-level inputs ('_tri' suffix) Single-ended inputs, except SMBus Single-ended inputs, V IN = GND, VIN = VDD 1.425 0.95 0 -40 0.75 VDD 0.4 VDD -0.3 -5 1.5 1.05-1.5 25 25 1.575 1.575 70 85 VDD + 0.3 0.6 VDD 0.25 VDD 5 V V °C °C V V V µA Single-ended inputs VIN = 0 V; Inputs with internal pull-up resistors VIN = VDD; Inputs with internal pull-down resistors -200 200 µA 1 167 7 5 2.7 6 MHz nH pF pF pF 2 1 1 1,5 1 1 ms 1,2 30 33 kHz 0 66 kHz 1 3 clocks 1,3 300 µs 1,3 5 5 0.6 3.3 0.4 2 2 3.3 1000 300 ns ns V V V mA V ns ns 400 kHz Input Current Input Frequency Pin Inductance TAMB VIH VIM VIL IIN IINP Fin Lpin CIN OE# Latency tLATOE# Tdrive_PD# tDRVPD Tfall Trise SMBus Input Low Voltage SMBus Input High Voltage SMBus Output Low Voltage SMBus Sink Current Nominal Bus Voltage SCLK/SDATA Rise Time SCLK/SDATA Fall Time SMBus Operating Frequency tF tR Logic Inputs, except DIF_IN DIF_IN differential clock inputs Output pin capacitance From VDD Power-Up and after input clock stabilization or de-assertion of PD# to 1st clock Allowable Frequency for PCIe Applications (Triangular Modulation) Allowable Frequency for non-PCIe Applications (Triangular Modulation) DIF start after OE# assertion DIF stop after OE# deassertion DIF output enable after PD# de-assertion Fall time of single-ended control inputs Rise time of single-ended control inputs VILSMB VIHSMB VOLSMB IPULLUP VDDSMB tRSMB t FSMB VDDSMB = 3.3V, see note 4 for VDDSMB < 3.3V @ IPULLUP @ V OL Bus Voltage (Max VIL - 0.15) to (Min VIH + 0.15) (Min VIH + 0.15) to (Max VIL - 0.15) fMAXSMB Maximum SMBus operating frequency Capacitance CINDIF_IN COUT Clk Stabilization TSTAB Input SS Modulation Frequency PCIe Input SS Modulation Frequency non-PCIe fMODINPCIe fMODIN 1.5 1.5 2.1 4 1.425 UNITS NOTES 1 1 4 1 1 6 1 Guaranteed by design and characterization, not 100% tested in production. Control input must be monotonic from 20% to 80% of input swing. 3 Time from deassertion until outputs are >200 mV 4 For VDDSMB < 3.3V, VIHSMB >= 0.8xVDDSMB 5 DIF_IN input 2 6 The differential input clock must be running for the SMBus to be active 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 6 MARCH 8, 2017 9DBU0731 DATASHEET Electrical Characteristics–DIF Low-Power HCSL Outputs TA = TAMB; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions PARAMETER SYMBOL CONDITIONS MIN TYP Scope averaging on, fast setting Scope averaging on, slow setting Slew rate matching, Scope averaging on 1.4 0.9 Slew rate matching dV/dt dV/dt ΔdV/dt 2.3 1.5 9.3 3.5 2.5 20 Voltage High VHIGH 630 750 850 Slew rate Voltage Low VLOW Statistical measurement on single-ended signal using oscilloscope math function. (Scope averaging on) Max Voltage Min Voltage Vswing Crossing Voltage (abs) Crossing Voltage (var) Vmax Vmin Vswing Vcross_abs Δ-Vcross Measurement on single ended signal using absolute value. (Scope averaging off) Scope averaging off Scope averaging off Scope averaging off MAX UNITS NOTES V/ns V/ns % 1,2,3 1,2,3 1,2,4 7 mV -150 26 150 763 22 1448 390 11 1150 -300 300 250 550 140 7 mV mV mV mV 7 7 1,2 1,5 1,6 1 Guaranteed by design and characterization, not 100% tested in production. Measured from differential waveform 2 3 Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V. 4 Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. 5 Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling). 6 The total variation of all Vcross measurements in any particular system. Note that this is a subset of Vcross_min/max (Vcross absolute) allowed. The intent is to limit Vcross induced modulation by setting Δ-Vcross to be smaller than Vcross absolute. 7 At default SMBus settings. Electrical Characteristics–Current Consumption TA = TAMB; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions PARAMETER Operating Supply Current Powerdown Current 1 2 SYMBOL CONDITIONS IDDA VDDO1.5+VDDR, @100MHz IDD VDD, All outputs active @100MHz IDDIO IDDAPD IDDPD IDDIOPD VDDIO, All outputs active @100MHz VDDO1.5+VDDR, CKPWRGD_PD#=0 VDDx, CKPWRGD_PD#=0 VDDIO, CKPWRGD_PD#=0 MIN TYP MAX UNITS 2.2 3 mA 3.6 5 mA 31 1 0.6 0.1 mA 26 0.4 0.25 0.0006 mA mA mA NOTES 2 2 2 Guaranteed by design and characterization, not 100% tested in production. Input clock stopped. MARCH 8, 2017 7 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 9DBU0731 DATASHEET Electrical Characteristics–Output Duty Cycle, Jitter, Skew and PLL Characteristics TA = TAMB; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS NOTES Duty Cycle Distortion Skew, Input to Output Skew, Output to Output Jitter, Cycle to cycle tDCD tpdBYP tsk3 Measured differentially, @100MHz VT = 50% VT = 50% -1 2400 -0.2 2862 30 0.5 3700 60 % ps ps 1,3 1 1,4 tjcy c-cy c Additive Jitter 0.1 5 ps 1,2 1 Guaranteed by design and characterization, not 100% tested in production. Measured from differential waveform 3 Duty cycle distortion is the difference in duty cycle between the output and the input clock. 4 All outputs at default slew rate 2 Electrical Characteristics–Phase Jitter Parameters TA = TAMB; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions PARAMETER SYMBOL CONDITIONS tjphPCIeG1 PCIe Gen 1 PCIe Gen 2 Lo Band 10kHz < f < 1.5MHz PCIe Gen 2 High Band 1.5MHz < f < Nyquist (50MHz) PCIe Gen 3 (2-4MHz or 2-5MHz, CDR = 10MHz) tjphPCIeG2 Additive Phase Jitter tjphPCIeG3 MIN INDUSTRY LIMIT UNITS TYP MAX 0.1 5 N/A 0.1 0.4 N/A 0.1 0.7 N/A 0.1 0.3 N/A ps (p-p) ps (rms) ps (rms) ps (rms) Notes 1,2,3,5 1,2,3,4, 5 1,2,3,4 1,2,3,4 tjphSGMIIM0 125MHz, 1.5MHz to 10MHz, -20dB/decade rollover < 1.5MHz, -40db/decade rolloff > 10MHz 200 250 N/A fs (rms) 1,6 tjphSGMIIM1 125MHz, 12kHz to 20MHz, -20dB/decade rollover < 1.5MHz, -40db/decade rolloff > 10MHz 313 350 N/A fs (rms) 1,6 1 Guaranteed by design and characterization, not 100% tested in production. See http://www.pcisig.com for complete specs 3 Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12. 2 4 5 6 For RMS figures, additive jitter is calculated by solving the following equation: Additive jitter = SQRT[(total jitter)^2 - (input jitter)^2] Driven by 9FGV0831 or equivalent Rohde & Schwarz SMA100 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 8 MARCH 8, 2017 9DBU0731 DATASHEET Additive Phase Jitter Plot: 125M (12kHz to 20MHz) RMS additive jitter: 313fs MARCH 8, 2017 9 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 9DBU0731 DATASHEET General SMBus Serial Interface Information How to Write How to Read • • • • • • • • • • • • • • • • • • • • • Controller (host) sends a start bit Controller (host) sends the write address IDT clock will acknowledge Controller (host) sends the beginning byte location = N IDT clock will acknowledge Controller (host) sends the byte count = X IDT clock will acknowledge Controller (host) starts sending Byte N through Byte N+X-1 IDT clock will acknowledge each byte one at a time Controller (host) sends a stop bit • • • Controller (host) will send a start bit Controller (host) sends the write address IDT clock will acknowledge Controller (host) sends the beginning byte location = N IDT clock will acknowledge Controller (host) will send a separate start bit Controller (host) sends the read address IDT clock will acknowledge IDT clock will send the data byte count = X IDT clock sends Byte N+X-1 IDT clock sends Byte 0 through Byte X (if X(H) was written to Byte 8) Controller (host) will need to acknowledge each byte Controller (host) will send a not acknowledge bit Controller (host) will send a stop bit Index Block Write Operation Controller (Host) T Index Block Read Operation IDT (Slave/Receiver) Controller (Host) starT bit T Slave Address WR IDT (Slave/Receiver) starT bit Slave Address WRite WR WRite ACK ACK Beginning Byte = N Beginning Byte = N ACK ACK Data Byte Count = X RT ACK Slave Address Beginning Byte N RD ACK X Byte O O ACK O Data Byte Count=X O ACK O Beginning Byte N Byte N + X - 1 ACK ACK P ReaD stoP bit X Byte O Repeat starT O O O O O O Note: SMBus Address is Latched on SADR pin. 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER Byte N + X - 1 10 N Not acknowledge P stoP bit MARCH 8, 2017 9DBU0731 DATASHEET SMBus Table: Output Enable Register 1 Byte 0 Name Control Function Type 0 DIF OE5 Output Enable RW Low/Low Bit 7 DIF OE4 Output Enable RW Low/Low Bit 6 Reserved Bit 5 DIF OE3 Output Enable RW Low/Low Bit 4 DIF OE2 Output Enable RW Low/Low Bit 3 DIF OE1 Output Enable RW Low/Low Bit 2 Reserved Bit 1 DIF OE0 Output Enable RW Low/Low Bit 0 1. A low on these bits will override the OE# pin and force the differential output Low/Low SMBus Table: PLL Operating Mode and Output Amplitude Control Register Byte 1 Name Control Function Type 0 Reserved Bit 7 Reserved Bit 6 DIF OE6 Output Enable RW Low/Low Bit 5 Reserved Bit 4 Reserved Bit 3 Reserved Bit 2 AMPLITUDE 1 RW 00 = 0.55V Bit 1 Controls Output Amplitude AMPLITUDE 0 RW 10 = 0.7V Bit 0 1. A low on the DIF OE bit will override the OE# pin and force the differential output Low/Low SMBus Table: DIF Slew Rate Control Register Byte 2 Name Control Function Type SLEWRATESEL DIF5 Adjust Slew Rate of DIF5 RW Bit 7 SLEWRATESEL DIF4 Adjust Slew Rate of DIF4 RW Bit 6 Reserved Bit 5 SLEWRATESEL DIF3 Adjust Slew Rate of DIF3 RW Bit 4 SLEWRATESEL DIF2 Adjust Slew Rate of DIF2 RW Bit 3 SLEWRATESEL DIF1 Adjust Slew Rate of DIF1 RW Bit 2 Reserved Bit 1 SLEWRATESEL DIF0 Adjust Slew Rate of DIF0 RW Bit 0 Note: See "DIF 0.7V Low-Power HCSL Outputs" table for slew rates. SMBus Table: DIF Slew Rate Control Register Byte 3 Name Control Function Type Reserved Bit 7 Reserved Bit 6 Reserved Bit 5 Reserved Bit 4 Reserved Bit 3 Reserved Bit 2 Reserved Bit 1 SLEWRATESEL DIF6 Adjust Slew Rate of DIF6 RW Bit 0 Note: See "DIF 0.7V Low-Power HCSL Outputs" table for slew rates. 1 Enabled Enabled Enabled Enabled Enabled Enabled 1 Enabled 01= 0.65V 11 = 0.8V 0 Slow Setting Slow Setting 1 Fast Setting Fast Setting Slow Setting Slow Setting Slow Setting Fast Setting Fast Setting Fast Setting Slow Setting Fast Setting 0 1 Slow Setting Fast Setting Default 1 1 1 1 1 1 1 1 Default 0 1 1 0 1 1 1 0 Default 1 1 1 1 1 1 1 1 Default 1 1 0 0 0 1 1 1 Byte 4 is Reserved and reads back 'hFF MARCH 8, 2017 11 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 9DBU0731 DATASHEET SMBus Table: Revision and Vendor ID Register Byte 5 Name Control Function RID3 Bit 7 RID2 Bit 6 Revision ID RID1 Bit 5 RID0 Bit 4 VID3 Bit 3 VID2 Bit 2 VENDOR ID VID1 Bit 1 VID0 Bit 0 Type R R R R R R R R SMBus Table: Device Type/Device ID Byte 6 Name Device Type1 Bit 7 Device Type0 Bit 6 Device ID5 Bit 5 Device ID4 Bit 4 Device ID3 Bit 3 Device ID2 Bit 2 Device ID1 Bit 1 Device ID0 Bit 0 Type R R R R R R R R SMBus Table: Byte Count Register Byte 7 Name Bit 7 Bit 6 Bit 5 BC4 Bit 4 BC3 Bit 3 BC2 Bit 2 BC1 Bit 1 BC0 Bit 0 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER Control Function Device Type Device ID Control Function Reserved Reserved Reserved Byte Count Programming 12 Type RW RW RW RW RW 0 1 A rev = 0000 0001 = IDT 0 1 00 = FGx, 01 = DBx, 10 = DMx, 11= DBx w/oPLL 000111 binary or 07 hex 0 Default 0 0 0 0 0 0 0 1 Default 1 1 0 0 0 1 1 1 1 Default 0 0 0 0 Writing to this register will configure how 1 many bytes will be read back, default is 0 = 8 bytes. 0 0 MARCH 8, 2017 9DBU0731 DATASHEET Marking Diagrams ICS DBU0731AL YYWW COO LOT ICS BU0731AIL YYWW COO LOT Notes: 1. “LOT” is the lot sequence number. 2. “COO” denotes country of origin. 3. YYWW is the last two digits of the year and week that the part was assembled. 4. Line 2: truncated part number 5. “L” denotes RoHS compliant package. 6. “I” denotes industrial temperature range device. Thermal Characteristics PARAMETER SYMBOL Thermal Resistance θJC θJb θJA0 θJA1 θJA3 θJA5 TYP VALUE Junction to Case 42 Junction to Base 2.4 Junction to Air, still air 39 NDG40 Junction to Air, 1 m/s air flow 33 Junction to Air, 3 m/s air flow 28 Junction to Air, 5 m/s air flow 27 CONDITIONS PKG UNITS NOTES °C/W °C/W °C/W °C/W °C/W °C/W 1 1 1 1 1 1 1 ePad soldered to board MARCH 8, 2017 13 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 9DBU0731 DATASHEET Package Outline and Dimensions (NDG40) 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 14 MARCH 8, 2017 9DBU0731 DATASHEET Package Outline and Dimensions (NDG40), cont. MARCH 8, 2017 15 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 9DBU0731 DATASHEET Ordering Information Part / Order Number Shipping Packaging 9DBU0731AKLF Trays 9DBU0731AKLFT Tape and Reel 9DBU0731AKILF Trays 9DBU0731AKILFT Tape and Reel Package 40-pin VFQFPN 40-pin VFQFPN 40-pin VFQFPN 40-pin VFQFPN Temperature 0 to +70° C 0 to +70° C -40 to +85° C -40 to +85° C “LF” suffix to the part number are the Pb-Free configuration and are RoHS compliant. “A” is the device revision designator (will not correlate with the datasheet revision). Revision History Rev. A B C D Initiator Issue Date Description RDW 7/16/2014 1. Updated electrical tables to final, and release Updated SMBus Input High/Low parameters conditions, MAX RDW 9/19/2014 values, and footnotes. 1. Updated pin out and pin descriptions to show ePad on package connected to ground. RDW 4/17/2015 2. Minor updates to front page text for family consistency. 3. Updated Clock Input Parameters table to be consistent with PCIe Vswing parameter. 1. Updated pin 25 from VDDA1.5 to VDDO1.5 to clearly indicate that this part has no PLL. 2. Removed "Bypass Mode" reference in "Output Duty Cycle..." RDW 3/8/2017 and "Phase Jitter Parameters" tables; update note 3 under Output Duty Cycle table. 3. Changed VDDA to VDDO1.5 in Current Consumption table. 4. Updated Additive Phase Jitter conditions for PCIe Gen3. 7-OUTPUT 1.5V PCIE GEN1-2-3 FANOUT BUFFER 16 Page # Various 6 1-5 2,3,7,8 MARCH 8, 2017 Corporate Headquarters Sales Tech Support 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.idt.com 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.idt.com/go/sales www.idt.com/go/support DISCLAIMER Integrated Device Technology, Inc. (IDT) and its affiliated companies (herein referred to as “IDT”) reserve the right to modify the products and/or specifications described herein at any time, without notice, at IDT’s sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary. Integrated Device Technology, Inc. All rights reserved. 9DBU0731 MARCH 8, 2017 17 ©2017 Integrated Device Technology, Inc. IMPORTANT NOTICE AND DISCLAIMER RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES (“RENESAS”) PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) Corporate Headquarters Contact Information TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/ Trademarks Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. © 2020 Renesas Electronics Corporation. All rights reserved.
9DBU0731AKLFT 价格&库存

很抱歉,暂时无法提供与“9DBU0731AKLFT”相匹配的价格&库存,您可以联系我们找货

免费人工找货