0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
STSR3CD-TR

STSR3CD-TR

  • 厂商:

    STMICROELECTRONICS(意法半导体)

  • 封装:

    SOIC8_150MIL

  • 描述:

    IC GATE DRVR LOW-SIDE 8SO

  • 数据手册
  • 价格&库存
STSR3CD-TR 数据手册
STSR3 SYNCHRONOUS RECTIFIERS SMART DRIVER FOR FLYBACK ■ ■ ■ ■ ■ ■ SUPPLY VOLTAGE RANGE: 4V TO 5.5V TYPICAL PEAK OUTPUT CURRENT: (SOURCE 2A, SINK 3.5A) OPERATING FREQUENCY: 30 TO 750 KHz SMART TURN-OFF ANTICIPATION TIMING AUTOMATIC TURN OFF FOR DUTY CYCLE LESS THAN 14% POSSIBILITY TO OPERATE IN DISCONTINUOUS MODE SO-8 switch providing anticipation in turn-off the output. This smart function is implemented by a fast cycle-after-cycle logic control mechanism, based on a high frequency oscillator synchronized by the clock signal. This anticipation is externally set through external component. A special Inhibit function allows to shut-off the drive output. This feature makes discontinuous conduction mode possible and avoids reverse conduction of the synchronous rectifier. DESCRIPTION STSR3 Smart Driver IC provides a high current outputs to properly drive secondary Power Mosfets used as Synchronous Rectifier in low output voltage, high efficiency Flyback Converters. From a synchronizing clock input, withdrawn on the secondary side of the isolation transformer, the IC generates a driving signal with set dead times with respect to the primary side PWM signal. The IC operation prevents secondary side shoot-through conditions at turn-on of the primary SCHEMATIC DIAGRAM Vcc 2 5.7V + BIAS UVLO CK 4 PEAK DETECTOR ANTICIPATION SET 3 SETANT + HIGH FREQUENCY OSCILLATOR INHIBIT 5 OUTPUT BUFFER DIGITAL CONTROL 7 OUTGATE + 1 N/C 25mV June 2003 + 6 8 SGLGND PWRGND 1/12 STSR3 ABSOLUTE MAXIMUM RATINGS Symbol VCC Parameter Value DC Input Voltage VOUTGATE Max Gate Drive Output Voltage VINHIBIT VCK Max INHIBIT Voltage (*) Clock Input Voltage Range (*) Unit -0.3 to 6 V -0.3 to VCC -0.6 to VCC V -0.3 to VCC 270 V mW ±1 ±0.9 KV KV V PTOT Continuous Power Dissipation at TA=105°C without heatsink ESD Human Body Model Tstg Storage Temperature Range -55 to +150 °C Top Operating Junction Temperature Range -40 to +125 °C Pins 1,2, 4, 5, 6, 7, 8 Pin 3 Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these condition is not implied. (*) A higher positive voltage level can be applied to the pin with a resistor which limits the current flowing into the pin to 10mA maximum THERMAL DATA Symbol SO-8 Unit Rthj-amb Thermal Resistance Junction-case Parameter 40 °C/W Rthj-amb Thermal Resistance Junction-ambient (*) 160 °C/W (*) This value is referred to one layer pcb board with minimum copper connections for the leads. a minimum value of 120 °C/W can be obtained improving thermal conductivity of the board ORDERING CODES TYPE SO-8 SO-8 (T&R) STSR3 STSR3CD STSR3CD-TR CONNECTION DIAGRAM (top view) 2/12 STSR3 PIN DESCRIPTION Pin N° Symbol Name and Function 1 2 NC VCC 3 SETANT 4 CK 5 INHIBIT 6 SGLGND 7 OUTGATE 8 PWRGND No internally connected The supply voltage range from 4.0V to 5.5V allows applications with logic gate threshold mosfets. UVLO feature guarantees proper start-up while it avoids undesirable driving during eventual dropping of the supply voltage. The voltage on this pin sets the anticipation (tANT) in turning off the OUTGATE It is possible to choose among three different anticipation times by discrete partitioning of the supply voltage. This input provides synchronization for IC’s operations, being the transitions between the two output conditions based on a positive threshold, equal for the two slopes. A smart internal control logic mechanism using a 15MHz internal oscillator generates proper anticipation timing at the turn-off of each output. This feature allows safe turn-off of Synchronous Rectifier avoiding any eventual shoot-through situation on secondary side at both transitions. Smart clock revelation mechanism makes these operations independent by false triggering pulses generated in light load conditions. Absolute maximum voltage rating of the pin can be exceeded limiting the current flowing into the pin to 10mA max. This input enables OUTGATE to work when its voltage is lower than the negative threshold voltage (VINHIBITVH the OUTGATE will be high for a minimum conduction time (tON(GATE)). In typical flyback converter application, it is possible to turn off the synchronous MOSFET when the current through it tends to reverse, allowing discontinuous conduction mode and providing protection to the converter from eventual sinking current from the load.Absolute maximum voltage rating of the pin can be exceeded limiting the current flowing into the pin to 10mA max. Reference for all the control logic signals. This pin is completely separated from the PWRGND to prevent eventual disturbances to affect the control logic. Gate Drive signal for synchronous MOSFET. Anticipation [tANT] in turning off OUTGATE is provided during the transition in which the clock input goes to high level. Reference for power signals, this pin carries the full peak currents for the two outputs. 3/12 STSR3 ELECTRICAL CHARACTERISTICS (VCC=5V, CK= 250kHz, duty-cycle=50%, VINHIBIT =-200mV, TJ =-40 to 125°C, unless otherwise specified.) Symbol Parameter Test Conditions Min. Typ. Max. 3.8 4 3.5 3.6 5.5 5.8 6 V 15 20 mA 3 5 0.10 0.16 SUPPLY INPUT AND UNDER VOLTAGE LOCK OUT VCCON Start Threshold VZ Turn OFF Threshold After Start Zener Voltage ICC Unloaded Supply Current VCCOFF CK=0V OUTGATE= no load CK=0V GATE DRIVER OUTPUTS VOL Output Low Voltage Output High Voltage IOUT tR Output Source Peak Current Output Sink Peak Current Output Series Source Resistance Output Series Sink Resistance OUTGATE Rise Time tF OUTGATE Fall Time tP Clock Propagation Delay to No Load Turn ON of OUTGATE TURN-OFF ANTICIPATION TIME OUTGATE Turn-off tANT Anticipation Time ISETANT OUTGATE= no load IOUTGATE=-200mA VOH ROUT IZ = 2mA IOUTGATE=200mA 4.70 Unit V V V 4.85 V 2 A IOUTGATE=-200mA 3.5 0.75 1.5 IOUTGATE=200mA 0.5 0.8 CLOAD=5nF (Note 1) 40 ns CLOAD=5nF (Note 1) 30 ns 50 ns VANT = 0 to 1/3VCC; no load 75 ns VANT = 1/3VCC to 2/3VCC; no load 150 VANT = 2/3VCC to VCC; no load 225 Leakage Current (Note 2) -0.1 0.1 Ω µA INHIBIT OUTGATE ENABLE VH Threshold Voltage TJ = 25°C IH Leakage Current (Note 2) VINHIBIT = 200mV -30 -25 mV -400 nA VINHIBIT = -200mV 1 tON(GATE) Minimum OUTGATE On time VINHIBIT = +200mV SYNCHRONIZATION INPUT VCK Reference Voltage TJ = 25°C DOFF Duty Cycle Shut Down TJ = 25°C Duty Cycle Turn ON after Shut Down TJ = 25°C 250 2.6 13 ns 2.8 14 18 4/12 V % 20 Note1: tR is measured between 10% and 90% of the final voltage; tF is measured between 90% and 10% on the initial voltage Note2: Parameter guaranteed by design µA STSR3 TIMING DIAGRAM APPLICATION INFORMATION: STSR3 IN FLYBACK CONVERTER SECONDARY SIDE Feedback Loop TRANSFORMER Vin Vout Cout MosfetN C1 100nF 2 +5V C2 100nF Vcc 8 PWRGND OUTGate 7 PWM SGLGND 6 R1 R3 +5V 4 Ck STSR3 SETANT 3 D3 R2 5 INHIBIT R4 R5 option D2 +5V D1 NOTES 1) Ceramic Capacitors C1 and C2 must be placed very close to the IC; 2) R1 and R2 set the anticipation time by partitioning the VCC voltage; 3) R3 and R4 is a resistor divider meant to provide the correct CK voltage range; 4) R5 limits the current flowing through diode D2 when Freewheeling drain voltage is high; 5) D1 could be necessary to protect INHIBIT pin from negative voltages. 6) D2 could be necessary to protect INHIBIT pin from voltages higher than VCC 7) D3 could be necessary to protect CK pin from voltages higher than VCC. 8) SGLGND layout trace must not include OUTGATE current paths. 9) A capacitor in parallel with R4 could be necessary to eliminate turn off voltage spike. 5/12 STSR3 EXAMPLE OF COMPONENTS SELECTION FOR A FLYBACK CONVERTER Flyback Specification: VIN=36-72V VOUT=3.3V n=Np/Ns=4.5 R3 and R4 are calculated assuring a minimum voltage of 2.8V at Ck pin. At 36V input, the voltage on the secondary winding is 36/4.5=8V. Choosing R3=1.5KΩ, R4 results to be: V CK × R 3 2.8V × 1.5 kΩ R 4 ≥ ---------------------------------------------------------------- = 1k Ω × -------------------------------------------------------------------------- = 862 Ω 8 V – 220µA × 1.5 kΩ – 2.8V V IN – I CK ( 2.8 ) × R 3 – V CK R4=1kΩ is chosen. At 72V input the current at Ck pin is calculated as: V IN ( m ax ) – V CC – 0.3 16 – 5 – 0.3 I CK = ----------------------------------------------------- = ------------------------------ = 7.13mA 1.5kΩ R3 This value is below the maximum allowable current flowing into the Ck pin (10mA). If the 10mA value is exceeded an external diode connected to VCC must be added (D3). R1 and R2 values set the anticipation time for OUTGATE. For R1=∞ and R 2=0, tANT=75ns; for R1=R 2=10kΩ, tANT=150ns; for R1=0 and R2=∞, tANT=225ns. The RC group composed by R5 and the parasitic capacitance of Inhibit pin (typically 5pF) delays the signal on Inhibit comparator. This delay must be lower than 200ns. This condition imposes a maximum value for R5 of about 20kΩ. In general a suggested value for R5 is 10kΩ. At 72V input, the secondary voltage is 16V, so the maximum current flowing into Inhibit pin is 16V/10kΩ=1.6mA which is below the maximum allowable current for the pin (10mA). If the 10mA value is exceeded an external diode (D2) connected to VCC must be added. The maximum negative voltage of –0.6V must be guaranteed for the Inhibit pin. If this negative voltage is exceeded the current must be limited to 50mA. If necessary, a diode (D1) connected to SGLGND can be added to satisfy this specification. 6/12 STSR3 INHIBIT OPERATION OF OUTGATE IN DISCONTINUOUS CONDUCTION MODE INHIBIT OPERATION OF OUTGATE 7/12 STSR3 TYPICAL PERFORMANCE CHARACTERISTICS (unless otherwise specified Tj = 25°C Figure 1 : Zener Characteristics Figure 4 : Sink-Source ON Resistance vs Temperature Figure 2 : Rise and Fall Time vs Load Capacitor Figure 5 : Clock Threshold Voltage vs Temperature Figure 3 : OUTGATE vs Characteristics Figure 6 : INHIBIT Threshold Voltage vs Temperature 8/12 STSR3 Figure 7 : Supply Current vs Load Capacitor Figure 10 : Duty Cycle Shut Down vs Temperature Figure 8 : Supply Current vs Clock Frequency Figure 11 : Duty Cycle Turn ON After Shut Down vs Temperature Figure 9 : GATE ON Time vs Temperature Figure 12 : Clock Leakage Current vs Clock Voltage 9/12 STSR3 SO-8 MECHANICAL DATA DIM. mm. MIN. TYP inch MAX. MIN. TYP. MAX. A 1.35 1.75 0.053 0.069 A1 0.10 0.25 0.04 0.010 A2 1.10 1.65 0.043 0.065 B 0.33 0.51 0.013 0.020 C 0.19 0.25 0.007 0.010 D 4.80 5.00 0.189 0.197 E 3.80 4.00 0.150 0.157 e 1.27 0.050 H 5.80 6.20 0.228 0.244 h 0.25 0.50 0.010 0.020 L 0.40 1.27 0.016 0.050 k ddd 8˚ (max.) 0.1 0.04 0016023/C 10/12 STSR3 Tape & Reel SO-8 MECHANICAL DATA mm. inch DIM. MIN. A TYP MAX. MIN. 330 MAX. 12.992 C 12.8 D 20.2 0.795 N 60 2.362 T 13.2 TYP. 0.504 22.4 0.519 0.882 Ao 8.1 8.5 0.319 0.335 Bo 5.5 5.9 0.216 0.232 Ko 2.1 2.3 0.082 0.090 Po 3.9 4.1 0.153 0.161 P 7.9 8.1 0.311 0.319 11/12 STSR3 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. © The ST logo is a registered trademark of STMicroelectronics © 2003 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. © http://www.st.com 12/12
STSR3CD-TR 价格&库存

很抱歉,暂时无法提供与“STSR3CD-TR”相匹配的价格&库存,您可以联系我们找货

免费人工找货