0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CY29946AXCT

CY29946AXCT

  • 厂商:

    CYPRESS(赛普拉斯)

  • 封装:

  • 描述:

    CY29946AXCT - 2.5V or 3.3V, 200-MHz, 1:10 Clock Distribution Buffer - Cypress Semiconductor

  • 数据手册
  • 价格&库存
CY29946AXCT 数据手册
CY29946 2.5V or 3.3V, 200-MHz, 1:10 Clock Distribution Buffer Features • 2.5V or 3.3V operation • 200-MHz clock support • Two LVCMOS-/LVTTL-compatible inputs • Ten clock outputs: drive up to 20 clock lines • 1× or 1/2× configurable outputs • Output three-state control • 250-ps max. output-to-output skew • Pin-compatible with MPC946, MPC9446 • Available in commercial and industrial temperature range • 32-pin TQFP package Description The CY29946 is a low-voltage 200-MHz clock distribution buffer with the capability to select one of two LVCMOS/LVTTL compatible input clocks. These clock sources can be used to provide for test clocks as well as the primary system clocks. All other control inputs are LVCMOS/LVTTL compatible. The 10 outputs are LVCMOS or LVTTL compatible and can drive 50Ω series or parallel terminated transmission lines. For series terminated transmission lines, each output can drive one or two traces giving the device an effective fanout of 1:20. The CY29946 is capable of generating 1× and 1/2× signals from a 1× source. These signals are generated and retimed internally to ensure minimal skew between the 1× and 1/2× signals. SEL(A:C) inputs allow flexibility in selecting the ratio of 1× to1/2× outputs. The CY29946 outputs can also be three-stated via MR/OE# input. When MR/OE# is set HIGH, it resets the internal flip-flops and three-states the outputs. Block Diagram TCLK_SEL TCLK0 TCLK1 DSELA /1 R /1 Pin Configuration 0 3 /2 QA0:2 1 0 3 QB0:2 1 R /2 DSELB /1 0 4 QC0:3 1 TCLK_SEL VDD TCLK0 TCLK1 DSELA DSELB DSELC VSS 1 2 3 4 5 6 7 8 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 MR/OE# VSS QA0 VDDC QA1 VSS QA2 VDDC CY29946 VSS QB0 VDDC QB1 VSS QB2 VDDC VDDC R /2 DSELC MR/OE# Cypress Semiconductor Corporation Document #: 38-07286 Rev. *E • 3901 North First Street • San Jose, CA 95134 • 408-943-2600 Revised April 22, 2004 VDDC QC0 VSS QC1 VDDC QC2 VSS QC3 9 10 11 12 13 14 15 16 CY29946 Pin Description[1] Pin 3, 4 26, 28, 30 19, 21, 23 10, 12, 14, 16 5, 6, 7 1 32 Name TCLK(0,1) QA(2:0) QB(2:0) QC(0:3) DSEL(A:C) TCLK_SEL MR/OE# VDDC VDDC VDDC PWR I/O O O O Clock Outputs Clock Outputs Clock Outputs Description I, PU External Reference/Test Clock Input I, PD Divider Select Inputs. When HIGH, selects ÷2 input divider. When LOW, selects ÷1 input divider. I, PD TCLK Select Input. When LOW, TCLK0 clock is selected and when HIGH TCLK1 is selected. I, PD Output Enable Input. When asserted LOW, the outputs are enabled and when asserted HIGH, internal flip-flops are reset and the outputs are three-stated. If more than 1 Bank is being used in /2 Mode, a reset must be performed (MR/OE# Asserted High) after power-up to ensure all internal flip-flops are set to the same state. 2.5V or 3.3V Power Supply for Output Clock Buffers 2.5V or 3.3V Power Supply Common Ground 9, 13, 17, 18, 22, 25, 29 2 8, 11, 15, 20, 24, 27, 31 VDDC VDD VSS Note: 1. PD = Internal pull-down. PU = Internal pull-up. Document #: 38-07286 Rev. *E Page 2 of 6 CY29946 Absolute Maximum Conditions[2] Maximum Input Voltage Relative to VSS: ............ VSS – 0.3V Maximum Input Voltage Relative to VDD: ............. VDD + 0.3V Storage Temperature: ................................ –65°C to + 150°C Operating Temperature: ................................ –40°C to +85°C Maximum ESD protection ............................................... 2 kV Maximum Power Supply: ................................................5.5V Maximum Input Current: ...........................................± 20 mA This device contains circuitry to protect the inputs against damage due to high static voltages or electric field; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation, Vin and Vout should be constrained to the range: VSS < (Vin or Vout) < VDD . Unused inputs must always be tied to an appropriate logic voltage level (either VSS or VDD). DC Electrical Specifications: VDD = VDDC = 3.3V ±10% or 2.5V ±5%, over the specified temperature range Parameter VIL VIH IIL IIH VOL VOH IDDQ IDD Description Input Low Voltage Input High Voltage Input Low Current Output Low [3] Conditions Min. VSS 2.0 Typ. Max. 0.8 VDD –100 100 Unit V V µA µA V V Input High Current[3] Voltage[4] IOL = 20 mA IOH = –20 mA, VDD = 3.3V IOH = –20 mA, VDD = 2.5V Quiescent Supply Current Dynamic Supply Current VDD = 3.3V, Outputs @ 100 MHz, CL = 30 pF VDD = 3.3V, Outputs @ 160 MHz, CL = 30 pF VDD = 2.5V, Outputs @ 100 MHz, CL = 30 pF VDD = 2.5V, Outputs @ 160 MHz, CL = 30 pF 2.5 1.8 5 130 225 95 160 12 14 15 18 4 Output High Voltage[4] 0.4 7 mA mA ZOut Cin Output Impedance Input Capacitance VDD = 3.3V VDD = 2.5V 18 22 W pF AC Electrical Specifications VDD = VDDC = 3.3V ±10% or 2.5V ±5%, over the specified temperature range[5] Parameter Fmax Tpd FoutDC tpZL, tpZH tpLZ, tpHZ Tskew Tskew(pp) Tr/Tf Description Input Frequency[6] TTL_CLK To Q Delay[6] Output Duty Cycle [6, 7] Conditions VDD = 3.3V VDD = 2.5V Min. Typ. Max. 200 170 Unit MHz ns % ns ns ps ns ns 5.0 Measured at VDD/2 45 2 2 150 2.0 0.8V to 2.0V, VDD = 3.3V 0.6V to 1.8V, VDD = 2.5V 0.10 0.10 11.5 55 10 10 250 4.5 1.0 1.3 Output enable time (all outputs) Output disable time (all outputs) Output-to-Output Skew[6, 8] Part-to-Part Skew[9] Output Clocks Rise/Fall Time[8] Notes: 2. Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required. 3. Inputs have pull-up/pull-down resistors that effect input current. 4. Driving series or parallel terminated 50Ω (or 50Ω to VDD/2) transmission lines. 5. Parameters are guaranteed by design and characterization. Not 100% tested in production. All parameters specified with loaded outputs. 6. Outputs driving 50Ω transmission lines. 7. 50% input duty cycle. 8. See Figure 1. 9. Part-to-Part skew at a given temperature and voltage. Document #: 38-07286 Rev. *E Page 3 of 6 CY29946 CY29946 DUT Pulse Generator Z = 50 ohm Zo = 50 ohm Zo = 50 ohm RT = 50 ohm RT = 50 ohm VTT VTT Figure 1. LVCMOS_CLK CY29946 Test Reference for VCC = 3.3V and VCC = 2.5V LVCMOS_CLK VCC VCC /2 GND VCC Q VCC /2 tPD GND Figure 2. LVCMOS Propagation Delay (TPD) Test Reference VCC VCC /2 tP T0 G ND DC = tP / T0 x 100% Figure 3. Output Duty Cycle (FoutDC) VCC VCC /2 GND VCC VCC /2 tSK(0) Figure 4. Output-to-Output Skew tsk(0) GND Ordering Information Part Number CY29946AXI CY29946AIXT CY29946AXC CY29946AXCT Package Type 32-pin TQFP 32-pin TQFP – Tape and Reel 32-pin TQFP 32-pin TQFP – Tape and Reel Production Flow Industrial, –40°C to +85°C Industrial, –40°C to +85°C Commercial, 0°C to +70°C Commercial, 0°C to +70°C Document #: 38-07286 Rev. *E Page 4 of 6 CY29946 Package Drawing and Dimensions 32-Lead Thin Plastic Quad Flatpack 7 x 7 x 1.0mm A32 51-85063-*B All product and company names mentioned in this document may be the trademarks of their respective holders. Document #: 38-07286 Rev. *E Page 5 of 6 © Cypress Semiconductor Corporation, 2003. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. CY29946 Document History Page Document Title: CY29946 2.5V or 3.3V, 200-MHz, 1:10 Clock Distribution Buffer Document Number: 38-07286 REV. ** *A *B *C *D *E ECN NO. 111097 116780 122878 130007 131375 221587 Issue Date 02/07/02 08/15/02 12/22/02 10/15/03 11/21/03 See ECN Orig. of Change BRK HWT RBI RGL RGL RGL New data sheet Description of Change Added the commercial temperature range in the Ordering Information Added power-up requirements to Maximum Ratings Fixed the block diagram. Fixed the MK/OE# description in the pin description table. Updated document history page (revision *C) to reflect changes that were not listed. Minor Change: Moved up the word Block Diagram in the first page. Document #: 38-07286 Rev. *E Page 6 of 6
CY29946AXCT 价格&库存

很抱歉,暂时无法提供与“CY29946AXCT”相匹配的价格&库存,您可以联系我们找货

免费人工找货