0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
ESD8011MUT5G

ESD8011MUT5G

  • 厂商:

    MURATA-PS(村田)

  • 封装:

    DFN

  • 描述:

    Diode, Esd Protection, 5.5V, Dfn-2; Clamping Voltage Vc Max:19V; Diode Case Style:dfn; No. Of Pins:2...

  • 数据手册
  • 价格&库存
ESD8011MUT5G 数据手册
ESD8011 ESD Protection Diodes Ultra Low Capacitance ESD Protection Diode for High Speed Data Line The ESD8011 ESD protection diodes are designed to protect high speed data lines from ESD. Ultra−low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive high speed data lines. www.onsemi.com MARKING DIAGRAM Features PIN 1 X3DFN2 CASE 152AF R • Ultra Low Capacitance (0.10 pF Typ, I/O to GND) • Protection for the Following IEC Standards: M IEC 61000−4−2 (Level 4) • Low ESD Clamping Voltage • These Devices are Pb−Free, Halogen Free/BFR Free and are RoHS Compliant R M Typical Applications • • • • = Specific Device Code (Rotated 90° clockwise) = Date Code PIN CONFIGURATION AND SCHEMATIC USB 3.x MHL 2.0 SATA/SAS PCI Express 1 2 MAXIMUM RATINGS (TJ = 25°C unless otherwise noted) Symbol Value Unit Operating Junction Temperature Range TJ −55 to +125 °C Storage Temperature Range Tstg −55 to +150 °C Lead Solder Temperature − Maximum (10 Seconds) TL 260 °C IEC 61000−4−2 Contact (ESD) IEC 61000−4−2 Air (ESD) ESD ESD ±20 ±20 kV kV Maximum Peak Pulse Current 8/20 ms @ TA = 25°C Ipp 3.6 A Maximum Peak Pulse Power 8/20 ms @ TA = 25°C Ppk 34 W = Rating ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet. Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. See Application Note AND8308/D for further description of survivability specs. © Semiconductor Components Industries, LLC, 2016 May, 2016 − Rev. 4 1 Publication Order Number: ESD8011/D ESD8011 ELECTRICAL CHARACTERISTICS I (TA = 25°C unless otherwise noted) Symbol VRWM IR VBR IPP Parameter RDYN Working Peak Voltage IHOLD Maximum Reverse Leakage Current @ VRWM Breakdown Voltage @ IT VBR VCVRWMVHOLD IT IR V Test Current IR IT VHOLD Holding Reverse Voltage IHOLD IHOLD Holding Reverse Current RDYN Dynamic Resistance IT VHOLDVRWMVC VBR RDYN IPP Maximum Peak Pulse Current VC Clamping Voltage @ IPP VC = VHOLD + (IPP * RDYN) −IPP VC = VHOLD + (IPP * RDYN) ELECTRICAL CHARACTERISTICS (TA = 25°C unless otherwise specified) Parameter Reverse Working Voltage Breakdown Voltage Symbol VRWM VBR Conditions Min Typ I/O Pin to GND IT = 1 mA, I/O Pin to GND 6.5 Max Unit 5.5 V 7.3 Reverse Holding Voltage VHOLD I/O Pin to GND 2.05 V Holding Reverse Current IHOLD I/O Pin to GND 17 mA V VC Dynamic Resistance RDYN Junction Capacitance Series Inductance 1.0 mA IR Clamping Voltage TLP (Note 2) VRWM = 5.5 V, I/O Pin to GND V Reverse Leakage Current IPP = 8 A IEC61000−4−2 Level 2 Equivalent (±4 kV Contact, ±8 kV Air) 11.0 IPP = 16 A IEC61000−4−2 Level 2 Equivalent (±8 kV Contact, ±16 kV Air) 19.0 Pin1 to Pin2 Pin2 to Pin1 1.0 1.0 CJ VR = 0 V, f = 1 MHz 0.10 LS VR = 0 V 0.3 W 0.20 pF nH Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1. For test procedure see Figure 5 and application note AND8307/D. 2. ANSI/ESD STM5.5.1 − Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: Z0 = 50 W, tp = 100 ns, tr = 4 ns, averaging window; t1 = 30 ns to t2 = 60 ns. www.onsemi.com 2 ESD8011 TYPICAL CHARACTERISTICS 2 m1 m2 0 −2 (dB) −4 −6 −8 −10 −12 −14 1E7 1E8 1E9 1E10 3E10 FREQUENCY (Hz) Interface Data Rate (Gb/s) Fundamental Frequency (GHz) 3rd Harmonic Frequency (GHz) USB 3.0 5 2.5 (m1) 7.5 (m2) Figure 1. ESD8011 Insertion Loss www.onsemi.com 3 ESD8011 Insertion Loss (dB) m1 = 0.087 m2 = 0.256 ESD8011 TYPICAL CHARACTERISTICS 20 −20 10 14 12 6 10 8 4 6 4 2 2 0 0 2 4 6 8 10 12 14 16 18 20 22 −16 8 VIEC, EQUIVALENT (kV) 8 VIEC, EQUIVALENT (kV) 16 TLP CURRENT (A) 10 −18 TLP CURRENT (A) 18 −14 −12 6 −10 −8 4 −6 −4 2 −2 0 0 24 0 VC, VOLTAGE (V) 2 4 6 8 10 12 14 16 18 20 VC, VOLTAGE (V) Figure 2. Positive TLP I−V Curve Figure 3. Negative TLP I−V Curve www.onsemi.com 4 22 0 24 ESD8011 Latch−Up Considerations stable operating point of the circuit and the system is therefore latch−up free. In the non−latch up free load line case, the IV characteristic of the snapback protection device intersects the load−line in two points (VOPA, IOPA) and (VOPB, IOPB). Therefore in this case, the potential for latch−up exists if the system settles at (VOPB, IOPB) after a transient. Because of this, ESD8011 should not be used for HDMI applications − ESD8104 or ESD8040 have been designed to be acceptable for HDMI applications without latch−up. Please refer to Application Note AND9116/D for a more in−depth explanation of latch−up considerations using ESD8000 series devices. ON Semiconductor’s 8000 series of ESD protection devices utilize a snap−back, SCR type structure. By using this technology, the potential for a latch−up condition was taken into account by performing load line analyses of common high speed serial interfaces. Example load lines for latch−up free applications and applications with the potential for latch−up are shown below with a generic IV characteristic of a snapback, SCR type structured device overlaid on each. In the latch−up free load line case, the IV characteristic of the snapback protection device intersects the load−line in one unique point (VOP, IOP). This is the only I I ISSMAX ISSMAX IOPB IOPA IOP VOP VDD V V VOPB ESD8011 Latch−up free: USB 2.0 LS/FS, USB 2.0 HS, USB 3.0 SS, DisplayPort VOPA VDD ESD8011 Potential Latch−up: HDMI 1.4/1.3a TMDS Figure 4. Example Load Lines for Latch−up Free Applications and Applications with the Potential for Latch−up Table 1. SUMMARY OF SCR REQUIREMENTS FOR LATCH−UP FREE APPLICATIONS VBR (min) IH (min) VH (min) ON Semiconductor ESD8000 Series Application (V) (mA) (V) Recommended PN HDMI 1.4/1.3a TMDS 3.465 54.78 1.0 ESD8104, ESD8040 USB 2.0 LS/FS 3.301 1.76 1.0 ESD8004, ESD8011 USB 2.0 HS 0.482 N/A 1.0 ESD8004, ESD8011 USB 3.0 SS 2.800 N/A 1.0 ESD8004, ESD8006, ESD8011 DisplayPort 3.600 25.00 1.0 ESD8004, ESD8006, ESD8011 www.onsemi.com 5 ESD8011 IEC61000−4−2 Waveform IEC 61000−4−2 Spec. Ipeak Level Test Voltage (kV) First Peak Current (A) Current at 30 ns (A) Current at 60 ns (A) 1 2 7.5 4 2 2 4 15 8 4 3 6 22.5 12 6 4 8 30 16 8 100% 90% I @ 30 ns I @ 60 ns 10% tP = 0.7 ns to 1 ns Figure 5. IEC61000−4−2 Spec Transmission Line Pulse (TLP) Measurement L Transmission Line Pulse (TLP) provides current versus voltage (I−V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 6. TLP I−V curves of ESD protection devices accurately demonstrate the product’s ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 7 where an 8 kV IEC 61000−4−2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I−V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels. S Attenuator ÷ 50 W Coax Cable 10 MW IM 50 W Coax Cable VM DUT VC Oscilloscope Figure 6. Simplified Schematic of a Typical TLP System Figure 7. Comparison Between 8 kV IEC 61000−4−2 and 8 A and 16 A TLP Waveforms www.onsemi.com 6 ESD8011 ORDERING INFORMATION Device ESD8011MUT5G Package Shipping† X3DFN2 (Pb−Free) 10000 / Tape & Reel †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. www.onsemi.com 7 ESD8011 PACKAGE DIMENSIONS X3DFN2, 0.62x0.32, 0.355P, (0201) CASE 152AF ISSUE A NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. A B D PIN 1 INDICATOR (OPTIONAL) DIM A A1 b D E e L2 E TOP VIEW 0.05 C A RECOMMENDED MOUNTING FOOTPRINT* 0.05 C 2X A1 SIDE VIEW C 2X 1 0.05 M SEATING PLANE 0.74 2X 0.30 1 e 2X MILLIMETERS MIN MAX 0.25 0.33 −−− 0.05 0.22 0.28 0.58 0.66 0.28 0.36 0.355 BSC 0.17 0.23 b 2 2X 0.05 L2 C A B BOTTOM VIEW M 0.31 DIMENSIONS: MILLIMETERS C A B See Application Note AND8398/D for more mounting details *For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. HDMI is a registered trademark of HDMI Licensing, LLC. ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800−282−9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81−3−5817−1050 www.onsemi.com 8 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative ESD8011/D
ESD8011MUT5G 价格&库存

很抱歉,暂时无法提供与“ESD8011MUT5G”相匹配的价格&库存,您可以联系我们找货

免费人工找货