0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
ML610Q482-NNNTBZ03A7

ML610Q482-NNNTBZ03A7

  • 厂商:

    ROHM(罗姆)

  • 封装:

    TQFP48

  • 描述:

    IC MCU 8BIT 64KB FLASH 48TQFP

  • 数据手册
  • 价格&库存
ML610Q482-NNNTBZ03A7 数据手册
FEDL610Q482P-01 Issue Date: Dec.9, 2009 ML610Q482P 8-bit Microcontroller GENERAL DESCRIPTION This LSI is a high-performance 8-bit CMOS microcontroller into which rich peripheral circuits, such as synchronous serial port, UART, I2C bus interface (master), buzzer driver, battery level detect circuit, and RC oscillation type A/D converter, are incorporated around 8-bit CPU nX-U8/100. The CPU nX-U8/100 is capable of efficient instruction execution in 1-intruction 1-clock mode by 3-stage pipe line architecture parallel procesing. The Flash ROM that is installed as program memory achieves low-voltage low-power consumption operation (read operation) equivalent to mask ROM and is most suitable for battery-driven applications. The on-chip debug function that is installed enables program debugging and programming. FEATURES  CPU  8-bit RISC CPU (CPU name: nX-U8/100)  Instruction system: 16-bit instructions  Instruction set: Transfer, arithmetic operations, comparison, logic operations, multiplication/division, bit manipulations, bit logic operations, jump, conditional jump, call return stack manipulations, arithmetic shift, and so on  On-Chip debug function  Minimum instruction execution time 30.5 s (@32.768 kHz system clock) 0.244s (@4.096 MHz system clock)  Internal memory  Internal 64KByte Flash ROM (32K16 bits) (including unusable 1KByte TEST area)  Internal 4KByte Data RAM (40968 bits)  Interrupt controller  2 non-maskable interrupt sources (Internal source: 1, External source: 1)  18 maskable interrupt sources (Internal sources: 14, External sources: 4)  Time base counter  Low-speed time base counter 1 channel Frequency compensation (Compensation range: Approx. 488ppm to +488ppm. Compensation accuracy: Approx. 0.48ppm)  High-speed time base counter 1 channel  Watchdog timer  Non-maskable interrupt and reset  Free running  Overflow period: 4 types selectable (125ms, 500ms, 2s, and 8s @32.768 kHz)  Timers  8 bits  4 channels (Timer0-3: 16-bit x 2 configuration available by using Timer0-1 or Timer2-3)  Clock frequency measurement mode (in one channel of 16-bit configuration using Timer2-3) 1/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P  PWM  Resolution 16 bits  1 channel  Synchronous serial port  Master/slave selectable  LSB first/MSB first selectable  8-bit length/16-bit length selectable  UART  TXD/RXD  1 channel  Bit length, parity/no parity, odd parity/even parity, 1 stop bit/2 stop bits  Positive logic/negative logic selectable  Built-in baud rate generator  I2C bus interface  Master function only  Fast mode (400 kbps@4MHz), standard mode (100 kbps@1MHz, 50kbps@500kHz)  Buzzer driver  4 output modes, 8 frequencies, 16 duty levels  RC oscillation type A/D converter  24-bit counter  Time division  2 channels  Analog Comparator  Operating voltage: VDD=1.8V~3.6V  Common mode input voltage: 0.2V~VDD-1.0V  Input offset voltage: 50mV(max)  Interrupt allow edge selection and sampling selection  General-purpose ports  Non-maskable interrupt input port  1 channel  Input-only port  6 channels (including secondary functions)  Output-only port  4 channels (including secondary functions)  Input/output port  22 channels (including secondary functions)  Reset  Reset through the RESET_N pin  Power-on reset generation when powered on  Reset when oscillation stop of the low-speed clock is detected  Reset by the watchdog timer (WDT) overflow  Power supply voltage detect function  Judgment voltages: One of 16 levels  Judgment accuracy: 2% (Typ.)  Clock  Low-speed clock: (This LSI can not guarantee the operation without low-speed clock) Crystal oscillation (32.768 kHz/38.4KHz)  High-speed clock: Built-in RC oscillation (500 kHz) Built-in PLL oscillation (8.192 MHz 2.5%), crystal/ceramic oscillation (4.096 MHz), external clock  Selection of high-speed clock mode by software: Built-in RC oscillation, built-in PLL oscillation, crystal/ceramic oscillation, external clock 2/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P  Power management  HALT mode: Instruction execution by CPU is suspended (peripheral circuits are in operating states).  STOP mode: Stop of low-speed oscillation and high-speed oscillation (Operations of CPU and peripheral circuits are stopped.)  Clock gear: The frequency of high-speed system clock can be changed by software (1/1, 1/2, 1/4, or 1/8 of the oscillation clock)  Block Control Function: Power down (reset registers and stop clock supply) the circuits of unused peripherals.  Shipment  Chip ML610Q482P-xxxWA (Blank product: ML610Q482P-NNNWA)  48-pin plastic TQFP ML610Q482P-xxxTBZ03A (Blank product: ML610Q482P-NNNTBZ03A) xxx: ROM code number  Guaranteed operating range  Operating temperature: 40C to +85C  Operating voltage: VDD = 1.1V to 3.6V 3/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P BLOCK DIAGRAM ML610Q482P Block Diagram Figure 1 show the block diagram of the ML610Q482P. "*" indicates the secondary function of each port. CPU (nX-U8/100) EPSW1~3 GREG 0~15 PSW Timing Controller On-Chip ICE TEST Instruction Decoder IN0* CS0* RS0* RT0* CRT0* RCM* IN1* CS1* RS1* RT1* DSR/CSR EA PC Instruction Register Data-bus Program Memory (Flash) 64Kbyte BUS Controller INT 1 RAM 4096byte RESET & TEST Interrupt Controller INT 1 OSC LSCLK* OUTCLK* VDDL VDDX LR SP XT0 XT1 OSC0* OSC1* ECSR1~3 ALU VDD VSS RESET_N ELR1~3 INT 4 Power INT 1 INT 4 WDT TBC SCK0* SIN0* SOUT0* UART RXD0* TXD0* I2C SDA* SCL* INT 1 INT 1 INT 1 PWM PWM0* Buzzer BZ0* 8bit Timer ×4 INT 9 NMI P00 to P03 P10, P11 GPIO INT 1 CMPP CMPM SSIO BLD RC-ADC ×2 VPP Analog Comparator P20, P21, P22, P24 P30 to P35 P40 to P47 PA0 to PA7 Figure 1 ML610Q482P Block Diagram 4/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P PIN CONFIGURATION 36 35 34 33 32 31 30 29 28 27 26 25 P22 P21 P20 VSS PA7 PA6 PA5 PA4 PA3 PA2 PA1 PA0 ML610Q482P TQFP48 Pin Layout 37 38 39 40 41 42 43 44 45 46 47 48 24 23 22 21 20 19 18 17 16 15 14 13 VDD P11/OSC1 P10/OSC0 VSS VPP NMI RESET_N TEST P47 P46 P45 P44 CMPP CMPM P00 P01 P02 P03 VSS P24 P40 P41 P42 P43 1 2 3 4 5 6 7 8 9 10 11 12 P30 P31 P34 P32 P33 P35 VDD VDDL VSS VDDX XT0 XT1 Note: The assignment of the pads P30 to P35 are not in order. Figure 2 ML610Q482P TQFP48 Pin Configuration 5/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P 34 P20 33 VSS 32 PA7 31 PA6 30 PA5 29 PA4 28 PA3 27 PA2 26 PA1 25 PA0 □ □ □ □ □ □ □ □ □ □ □ □ (NC) 35 P21 ■ 36 P22 (NC) ML610Q482P Chip Pin Layout & Dimension ■ P33 41 □ □ 20 VPP P35 42 □ □ 19 NMI VDD 43 □ □ 18 RESET_N VDDL 44 □ □ 17 TEST VSS 45 □ □ 16 P47 VDDX 46 □ □ 15 P46 XT0 47 □ □ 14 P45 XT1 48 □ □ 13 P44 (NC) (NC) (NC) ■ ■ ■ ■ ■ ■ (NC) ■ □ □ □ □ □ □ □ □ □ □ □ □ ■ (NC) 21 VSS 12 □ P43 □ 11 40 P42 P32 10 22 P10/OSC0 P41 □ 9 □ P40 39 8 P34 P24 23 P11/OSC1 7 □ VSS □ 6 38 P03 P31 5 24 VDD P02 □ 4 □ P01 37 3 P30 P00 ■ 2 ■ CMPM ■ ■ 1 ■ ■ CMPP (NC) (NC) (NC) (NC) (NC) (NC) 3.00mm (NC) (NC) (NC) 2.76mm (NC): No Connection Note: The assignment of the pads P30 to P35 are not in order. Chip size: PAD count: Minimum PAD pitch: PAD aperture: Chip thickness: Voltage of the rear side of chip: 2.76 mm  3.00 mm 48 pins 100 m 80 m  80 m 350 m VSS level Figure 3 ML610Q482P Chip Layout & Dimension 6/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P ML610Q482P Pad Coordinates Table 1 ML610Q482P Pad Coordinates Chip Center: X=0,Y=0 PAD No. Pad Name X (μm) Y (μm) PAD No. Pad Name X (μm) Y (μm) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 CMPP CMPM P00 P01 P02 P03 VSS P24 P40 P41 P42 P43 P44 P45 P46 P47 TEST RESET_N NMI VPP VSS P10 P11 VDD -1036.0 -830.0 -730.0 -482.0 -382.0 -134.0 -34.0 219.0 327.0 655.0 775.0 1023.0 1260.0 1260.0 1260.0 1260.0 1260.0 1260.0 1260.0 1260.0 1260.0 1261.3 1261.3 1260.0 -1380.0 -1380.0 -1380.0 -1380.0 -1380.0 -1380.0 -1380.0 -1380.0 -1380.0 -1380.0 -1380.0 -1380.0 -912.0 -778.0 -530.0 -426.0 -167.0 -67.0 181.0 281.0 411.0 610.0 858.0 1010.0 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 PA0 PA1 PA2 PA3 PA4 PA5 PA6 PA7 VSS P20 P21 P22 P30 P31 P34 P32 P33 P35 VDD VDDL VSS VDDX XT0 XT1 1023.0 775.0 651.0 403.0 279.0 31.0 -93.0 -341.0 -458.0 -666.0 -766.0 -1032.0 -1260.0 -1260.0 -1260.0 -1260.0 -1260.0 -1260.0 -1260.0 -1260.0 -1260.0 -1260.0 -1260.0 -1260.0 1380.0 1380.0 1380.0 1380.0 1380.0 1380.0 1380.0 1380.0 1380.0 1380.0 1380.0 1380.0 922.0 769.0 521.0 417.0 169.0 67.0 -122.0 -333.0 -503.0 -673.0 -773.0 -1021.0 7/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P PIN LIST PAD No. Primary function Secondary function Pin name I/O Function Pin name Negative power supply   pin Positive power supply   pin Power supply pin for  internal logic  (internally generated) Power supply pin for  low-speed oscillation  (internally generated) Power supply pin for   Flash ROM Input/output pin for I/O  testing 7,21, 33,45 Vss 24,43 VDD 44 VDDL 46 VDDX 20 VPP 17 TEST 18 RESET_ N I Reset input pin 47 XT0 I 48 XT1 19 I/O Tertiary function Function  Pin name I/O    Function                                 Low-speed clock oscillation pin       O Low-speed clock oscillation pin       NMI I Non-maskable interrupt pin       3 P00/EXI 0 I       4 P01/EXI 1 I       5 P02/EXI 2/RXD0 I       6 P03/EXI 3 I Input port, External interrupt 3       1 CMPP I       2 CMPM I       22 P10 I Analog comparator non-inverted input Analog comparator inverted input Input port OSC0 I High-speed oscillation    23 P11 I Input port OSC1 O High-speed oscillation    34 P20/LE D0 O Output port LSCLK O Low-speed clock output    35 P21LED 1 O Output port OUTCLK O High-speed clock output    36 P22/LE D2 O Output port BZ0 O BZ0 output    8 P24/LE D4 O Output port PWM0 O PWM0 output    37 P30 I/O Input/output port IN0 I RC type ADC0 oscillation input pin    38 P31 I/O Input/output port CS0 O RC type ADC0 reference capacitor connection pin    40 P32 I/O Input/output port RS0 O    41 P33 I/O Input/output port RT0 O    39 P34 I/O Input/output port RCT0 O PWM0 O PWM0 output Input port, External interrupt 0, Capture 0 input Input port, External interrupt 1, Capture 1 input Input port, External interrupt 2, UART0 receive RC type ADC0 reference resistor connection pin RC type ADC0 resistor sensor connection pin RC type ADC0 resistor/capacitor sensor connection pin 8/27 FEDL610Q482P-01 LAPIS Semiconductor PAD No. 42 ML610Q482P Primary function Pin name I/O Function Secondary function Pin name I/O RCM O Tertiary function P35 I/O Input/output port I/O Input/output port I/O Input/output port SDA I/O Function RC type ADC oscillation monitor I2C data input/output SCL I/O I2C clock input/output I/O Input/output port I/O Input/output port Input/output port, Timer 0/Timer I/O 2/PWM0 external clock input Input/output port, I/O Timer 1/Timer 3 external clock input RXD0 I UART data input SOUT0 I I/O SSIO synchronous clock SSIO data output I TXD0 O UART data output PWM0 O PWM output IN1 I RC type ADC1 oscillation input pin SIN0 I SSIO0 data input CS1 O SCK0 I/O SSIO0 synchronous clock SOUT0 O SSIO0 data output                            9 P40 10 P41 11 P42 12 P43 13 P44/T02 P0CK 14 P45/T13 P1CK 15 P46 I/O Input/output port RS1 O 16 P47 I/O Input/output port RT1 O 25 PA0 I/O   26 PA1 I/O   27 PA2 I/O   28 PA3 I/O   29 PA4 I/O   30 PA5 I/O   31 PA6 I/O   32 PA7 I/O   Input/output port Input/output port Input/output port Input/output port Input/output port Input/output port Input/output port Input/output port RC type ADC1 reference capacitor connection pin RC type ADC1 reference resistor connection pin RC type ADC1 resistor sensor connection pin         Pin name I/O  SIN0 SCK0  Function  SSIO data input 9/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P PIN DESCRIPTION Pin name I/O Description Primary/ Secondary/ Tertiary Logic — Negative — — — — Secondary Secondary — — Secondary — Secondary — Primary Positive Primary Positive Primary Positive Primary Positive Primary Positive Primary Positive System Reset input pin. When this pin is set to a “L” level, system reset mode is set and the internal section is initialized. When this pin is set to a “H” level subsequently, program execution starts. A pull-up resistor is internally connected. XT0 I Crystal connection pin for low-speed clock. XT1 O A 32.768 kHz crystal oscillator (see measuring circuit 1) is connected to this pin. Capacitors CDL and CGL are connected across this pin and VSS as required. OSC0 I Crystal/ceramic connection pin for high-speed clock. OSC1 O A crystal or ceramic is connected to this pin (4.1 MHz max.). Capacitors CDH and CGH (see measuring circuit 1) are connected across this pin and VSS. This pin is used as the secondary function of the P10 pin(OSC0) and P11 pin(OSC1). LSCLK O Low-speed clock output pin. This pin is used as the secondary function of the P20 pin. OUTCLK O High-speed clock output pin. This pin is used as the secondary function of the P21 pin. General-purpose input port RESET_N I General-purpose input port. Since these pins have secondary functions, the pins cannot be used as a port when the secondary functions are used. P10,P11 I General-purpose input port. Since these pins have secondary functions, the pins cannot be used as a port when the secondary functions are used. General-purpose output port P20,P21, O General-purpose output port. Since these pins have secondary functions, the pins cannot be used as a P22,P24 port when the secondary functions are used. General-purpose input/output port P30-P35 I/O General-purpose input/output port. Since these pins have secondary functions, the pins cannot be used as a port when the secondary functions are used. P40-P47 I/O General-purpose input/output port. Since these pins have secondary functions, the pins cannot be used as a port when the secondary functions are used. PA0-PA7 I/O General-purpose input/output port. P00-P03 I 10/27 FEDL610Q482P-01 LAPIS Semiconductor Pin name I/O UART TXD0 O RXD0 I ML610Q482P Description UART data output pin. This pin is used as the secondary function of the P43 pin. UART data input pin. This pin is used as the secondary function of the P42 or the primary function of the P02 pin. Primary/ Secondary/ Tertiary Logic Secondary Positive Primary/Se condary Positive Secondary Positive Secondary Positive Tertiary — Tertiary Positive Tertiary Positive Tertiary Positive Primary — Primary Positive/ negative Positive/ negative 2 I C bus interface 2 SDA I/O I C data input/output pin. This pin is used as the secondary function of the P40 pin. This pin has an NMOS open drain output. When using this pin as 2 a function of the I C, externally connect a pull-up resistor. 2 SCL O I C clock output pin. This pin is used as the secondary function of the P41 pin. This pin has an NMOS open drain output. When using this pin as a 2 function of the I C, externally connect a pull-up resistor. Synchronous serial (SSIO) SCK0 SIN0 SOUT0 PWM PWM0 T02P0CK I/O Synchronous serial clock input/output pin. This pin is used as the tertiary function of the P41 or P45 pin. I Synchronous serial data input pin. This pin is used as the tertiary function of the P40 or P44 pin. O Synchronous serial data output pin. This pin is used as the tertiary function of the P42 or P46 pin. O O External interrupt NMI I EXI0-3 Timer T02P0CK T13P1CK I I I PWM0 output pin. This pin is used as the tertiary function of the P24 or P43 or P34 pin. PWM0 external clock input pin. This pin is used as the primary function of the P44 pin. External non-maskable interrupt input pin. An interrupt is generated on both edges. External maskable interrupt input pins. Interrupt enable and edge selection can be performed for each bit by software. These pins are used as the primary functions of the P00-P03 pins. External clock input pin used for both Timer 0 and Timer 2. The clocks for these timers are selected by software. This pin is used as the primary function of the P44 pin. External clock input pin used for both Timer 1 and Timer 3. The clocks for these timers are selected by software. This pin is used as the primary function of the P45 pin. Primary Primary — Primary — Buzzer BZ0 O Buzzer signal output pin. This pin is used as the secondary function of the P22 pin. LED drive LED0,1,2,4 O NMOS open drain output pins to drive LED. These pins are used as the primary function of the P20,P21,P22,P24 pins. Secondary Positive/ negative Primary Positive/ negative 11/27 FEDL610Q482P-01 LAPIS Semiconductor Pin name I/O ML610Q482P Description RC oscillation type A/D converter IN0 I Channel 0 oscillation input pin. This pin is used as the secondary function of the P30 pin. CS0 O Channel 0 reference capacitor connection pin. This pin is used as the secondary function of the P31 pin. RS0 O This pin is used as the secondary function of the P32 pin which is the reference resistor connection pin of Channel 0. RT0 O Resistor sensor connection pin of Channel 0 for measurement. This pin is used as the secondary function of the P34 pin. CRT0 O Resistor/capacitor sensor connection pin of Channel 0 for measurement. This pin is used as the secondary function of the P33 pin. RCM O RC oscillation monitor pin. This pin is used as the secondary function of the P35 pin. IN1 I Oscillation input pin of Channel 1. This pin is used as the secondary function of the P44 pin. CS1 O Reference capacitor connection pin of Channel 1. This pin is used as the secondary function of the P45 pin. RS1 O Reference resistor connection pin of Channel 1. This pin is used as the secondary function of the P46 pin. RT1 O Resistor sensor connection pin for measurement of Channel 1. This pin is used as the secondary function of the P47 pin. Analog comparator CMPP I Non-inverted input pin. CMPM I Inverted input pin. For testing TEST Power supply VSS VDD VDDL I/O Input/output pin for testing. A pull-down resistor is internally connected. — — — VDDX — VPP — Negative power supply pin. Positive power supply pin. Positive power supply pin (internally generated) for internal logic. Capacitors CL0 and CL1 (see measuring circuit 1) are connected between this pin and VSS. Plus-side power supply pin (internally generated) for low-speed oscillation. Capacitor Cx (see measuring circuit 1) is connected between this pin and VSS. Power supply pin for programming Flash ROM. A pull-up resistor is internally connected. Primary/ Secondary/ Tertiary Secondary Secondary Secondary Secondary Secondary Secondary Secondary Secondary Secondary Secondary Logic — — — — — — — — — — — — — — — — — — — — — — — — — — 12/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P TERMINATION OF UNUSED PINS Table 2 shows methods of terminating the unused pins. Table 2 Pin VPP RESET_N TEST NMI P00 to P03 P10, P11 P20, P21, P22, P24 P30 to P35 P40 to P47 PA0 to PA7 CMPP,CMPM Termination of Unused Pins Recommended pin termination Open Open Open Open VDD or VSS VDD Open Open Open Open VDD Note: It is recommended to set the unused input ports and input/output ports to the inputs with pull-down resistors/pull-up resistors or the output mode since the supply current may become excessively large if the pins are left open in the high impedance input setting. 13/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P ELECTRICAL CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS (VSS = 0V) Parameter Symbol Condition Rating Unit Power supply voltage 1 VDD Ta = 25C 0.3 to +4.6 V Power supply voltage 2 VPP Ta = 25C 0.3 to +9.5 V Power supply voltage 3 VDDL Ta = 25C 0.3 to +3.6 V Power supply voltage 4 VDDX Ta = 25C 0.3 to +3.6 V VIN Ta = 25C 0.3 to VDD+0.3 V Input voltage Output voltage VOUT Ta = 25C 0.3 to VDD+0.3 V Output current 1 IOUT1 Port3–A, Ta = 25C 12 to +11 mA Output current 2 IOUT2 Port2, Ta = 25C 12 to +20 mA Power dissipation PD Ta = 25C 1.16 W Storage temperature TSTG  55 to +150 C RECOMMENDED OPERATING CONDITIONS (VSS = 0V) Parameter Symbol Condition Range Unit Operating temperature TOP  40 to +85 C Operating voltage VDD fOP 1.1 to 3.6 30k to 36k 30k to 650k 30k to 4.2M V Operating frequency (CPU)  VDD = 1.1 to 3.6V VDD = 1.3 to 3.6V VDD = 1.8 to 3.6V fXTL  32.768k/38.4k Hz CDL CGL   0 to 12 0 to 12 pF fXTH  4.0M / 4.096M Hz CDH CGH CL0 CL1     24 24 1.030% 0.130% CX  0.130% Condition At write/erase *1 At write/erase *1 At write/erase *1 At write/erase   Range 0 to +40 2.75 to 3.6 2.5 to 2.75 7.7 to 8.3 10 10 Low-speed crystal oscillation frequency Low-speed crystal oscillation external capacitor High-speed crystal/ceramic oscillation frequency High-speed crystal oscillation external capacitor Capacitor externally connected to VDDL pin Capacitor externally connected to VDDX pin Hz pF F F OPERATING CONDITIONS OF FLASH ROM Parameter Operating temperature Operating voltage Write cycles Data retention Symbol TOP VDD VDDL VPP CEP YDR (VSS = 0V) Unit C V cycles years *1 : Those voltages must be supplied to VDDL pin and VPP pin when programming and eraseing Flash ROM. VPP pin has an internal pulldown resister. 14/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P CONDITIONS OF ANALOG COMPARATOR (VDD = 1.1 to 3.6V, VSS = 0V, Ta = 40 to +85C, unless otherwise specified) (2/4) Measuring Rating Condition Unit circuit Min. Typ. Max. Parameter Symbol Common mode Input voltage Input offset voltage Response time Wake-up time Circuit current (during operation) CMVIN VCMPOF TCMP TCMPw VDD = 1.8 to 3.6V VDD = 1.8 to 3.6V, Ta = 25C VDD = 1.8 to 3.6V, Ta = 25C Over drive = 100mV 0.2        VDD-1  100 3 V mV s ms ICMP VDD = 1.8 to 3.6V,Ta = 25C   4 A DC CHARACTERISTICS (1/4) Parameter Symbol 500kHz RC oscillation frequency fRC 4 PLL oscillation frequency* fPLL 1 (VDD = 1.1 to 3.6V, VSS = 0V, Ta = 40 to +85C, unless otherwise specified) (1/4) Measuring Rating Condition Unit circuit Min. Typ. Max. VDD = 1.3 to 3.6V Ta = 25C Ta = 40 to +85C LSCLK = 32.768kHz VDD = 1.8 to 3.6V Typ. 10% Typ. 35% -2.5% 500 500 8.192 Typ. 10% Typ. 35% +2.5% kHz kHz MHz Low-speed crystal oscillation   0.3 2 s TXTL 2 start time* 500kHz RC oscillation start   50 500 s TRC time 1 High-speed crystal oscillation TXTH VDD = 1.8 to 3.6V ― 2 20 3 start time* ms PLL oscillation start time TPLL VDD = 1.8 to 3.6V ― 1 10 Low-speed oscillation stop TSTOP  0.2 3 20 *1 detect time Reset pulse width PRST  200   s Reset noise elimination PNRST    0.3 pulse width Power-on reset activation    10 ms TPOR power rise time 1 * : When low-speed crystal oscillation stops for a duration more than the low-speed oscillation stop detect time, the system is reset to shift to system reset mode. 2 * : Use 32.768KHz Crystal Oscillator C-001R (Epson Toyocom) with capacitance CGL/CDL=0pF. 3 * : Use 4.096MHz Crystal Oscillator CHC49SFWB (Kyocera). 4 * : 1024 clock average. RESET VIL1 RESET_N VIL1 PRST RESET_N pin reset 0.9xVDD VDD 0.1xVDD TPOR Power on reset 15/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P DC CHARACTERISTICS (2/4) Parameter Symbol BLD threshold voltage VBLD BLD threshold voltage temperature deviation VBLD Supply current 1 Supply current 2 Supply current 3 Supply current 4 Supply current 5 Supply current 6 IDD1 IDD2 IDD3 IDD4 IDD5 IDD6 (VDD = 1.1 to 3.6V, VSS = 0V, Ta = 40 to +85C, unless otherwise specified) (2/4) Measuring Rating Condition Unit circuit Min. Typ. Max. VDD = 1.35 to 3.6V LD2–0 = 0H LD2–0 = 1H LD2–0 = 2H LD2–0 = 3H LD2–0 = 4H LD2–0 = 5H LD2–0 = 6H LD2–0 = 7H LD2–0 = 8H LD2–0 = 9H LD2–0 = 0AH LD2–0 = 0BH LD2–0 = 0CH LD2–0 = 0DH LD2–0 = 0EH LD2–0 = 0FH Typ. 2% 1.35 1.4 1.45 1.5 1.6 1.7 1.8 1.9 2.0 2.1 2.2 2.3 2.4 2.5 2.7 2.9 Typ. +2% V    %/C Ta=25℃  0.2 0.5 Ta=-40 to + 85℃   5 Ta=25℃  0.5 1.3 Ta=-40 to + 85℃   6 Ta=25℃  5 7 Ta=-40 to + 85℃   12 Ta=25℃ Ta=-40 to + 85℃   70  85 100 Ta=25℃  0.83 1 Ta=-40 to + 85℃   1.2 Ta=25℃  1.3 1.4 Ta=-40 to + 85℃   2.0 VDD = 1.35 to 3.6V CPU: In STOP state. Low-speed/high-speed oscillation: stopped. CPU: In HALT state 3 (LTBC,WDT:Operating* ).High-speed oscillation: Stopped. CPU: In 32.768kHz 1 operating state.* High-speed oscillation: Stopped. CPU: In 500kHz CR operating state. CPU: In 4.096MHz operating state.PLL: In oscillating state.VDD = 1.8 to 3.6V CPU: In 4.096MHz operating state.Crystal/ceramic: In 1 2 oscillating state. * * VDD = 3.0V 1 A A A A mA mA 1 * : Use 32.768KHz Crystal Oscillator C-001R (Epson Toyocom) with capacitance CGL/CDL=0pF. 2 * : Use 4.096MHz Crystal Oscillator CHC49SFWB (Kyocera). 3 * : Significant bits of BLKCON0~BLKCON4 registers are all “1”. 16/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P DC CHARACTERISTICS (3/4) Parameter Symbol (VDD = 1.1 to 3.6V, VSS = 0V, Ta = 40 to +85C, unless otherwise specified) (3/4) Rating Measuring Condition Unit circuit Min. Typ. Max. IOL1 = +0.5mA, VDD = 1.8 to 3.6V IOL1 = +0.1mA, VDD = 1.3 to 3.6V VDD 0.5 VDD 0.3 VDD 0.3   IOL1 = +0.03mA, VDD = 1.1 to 3.6V VOL2         0.5 0.5   0.3 IOL2 = +5mA, VDD = 1.8 to 3.6V   0.5 VOL3 IOL3 = +3mA, VDD = 2.0 to 3.6V 2 (when I C mode is selected)   0.4 IOOH VOH = VDD (in high-impedance state)   1 IOH1 = 0.5mA, VDD = 1.8 to 3.6V Output voltage 1 (P20, P21, P22, nd P24/2 function is selected) (P30–P35) (P40–P47) (PA0–PA7) Output voltage 2 (P20, P21, P22, nd P24/2 function is Not selected) Output voltage 3 (P40, P41) Output leakage (P20, P21, P22, P24) (P30–P35) (P40–P47) *1 (PA0–PA7) VOH1 IOH1 = -0.03mA, VDD = 1.1 to 3.6V VOL1 IOOL IIH1 Input current 1 (RESET_N) Input current 1 (TEST) IIL1 IIH1 IIL1 Input current 2 (NMI) (P00–P03) (P10, P11) (P30–P35) (P40–P47) (PA0–PA7) IOH1 = -0.1mA, VDD = 1.3 to 3.6V 1   0 600 600 600 20 10 2 -1  300 300 300 300 300 300  1 20 -10 -2 600 600 600  VDD = 1.8 to 3.6V 2 30 200 VDD = 1.3 to 3.6V VDD = 1.1 to 3.6V VDD = 1.8 to 3.6V VDD = 1.3 to 3.6V VDD = 1.1 to 3.6V 0.2 0.01 200 200 200 30 30 30 30 30 200 200 2 -0.2 -0.01 VOL = VSS (in high-impedance state) VIH1 = VDD VDD = 1.8 to 3.6V VIL1 = VSS VDD = 1.3 to 3.6V VDD = 1.1 to 3.6V VDD = 1.8 to 3.6V VIH1 = VDD VDD = 1.3 to 3.6V VDD = 1.1 to 3.6V VIL1 = Vss IIH2 VIH2 = VDD (when pulled-down) IIL2 VIL2 = VSS (when pulled-up) IIH2Z VIH2 = VDD (in high-impedance state)   1 IIL2Z VIL2 = VSS (in high-impedance state) 1   V 2 A 3 A 4 17/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P DC CHARACTERISTICS (4/4) Parameter Input voltage 1 (RESET_N) (TEST) (NMI) (P00–P03) (P10, P11) (P31–P35) (P40–P43) (P45–P47) *1 (PA0–PA7) Input voltage 2 (P30, P44) Input pin capacitance (NMI) (P00–P03) (P10, P11) (P30–P35) (P40–P47) (PA0–PA7) Symbol (VDD = 1.1 to 3.6V, VSS = 0V, Ta = 40 to +85C, unless otherwise specified) (4/4) Rating Measuring Condition Unit circuit Min. Typ. Max. VDD = 1.3 to 3.6V 0.7 VDD  VDD VDD = 1.1 to 3.6V 0.7 VDD  VDD VDD = 1.3 to 3.6V 0  0.3 VDD VIH1 VIL1 VDD = 1.1 to 3.6V 0  0.2 VDD VIH2  0.7 VDD  VDD VIL2  0  0.3 VDD CIN f = 10kHz Vrms = 50mV Ta = 25C   5 V 5 pF  18/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P MEASURING CIRCUITS MEASURING CIRCUIT 1 XT0 32.768kHz crystal XT1 CGH P10/OSC0 CDH P11/OSC1 4.096MHz crystal VDD VDDL VDDX CV: 1F 1F CL0: 0.1F CL1: CX: 0.1F 24pF CGH: 24pF CDH: 32.768kHz crystal: C-001R (Epson Toyocom) 4.096MHz crystal: HC49SFWB (Kyocera) VSS A CV CL1 CL0 CX MEASURING CIRCUIT 2 (*2) VIL Input pins (*1) Output pins VIH VDD VDDL VDDX V VSS (*1) Input logic circuit to determine the specified measuring conditions. (*2) Measured at the specified output pins. 19/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P MEASURING CIRCUIT 3 (*2) VIL Input pins RS1 Output pins VIH VDD VDDL VDDX A VSS *1: Input logic circuit to determine the specified measuring conditions. *2: Measured at the specified output pins. MEASURING CIRCUIT 4 Input pins Output pins (*3) A VDD VDDL VDDX VSS *3: Measured at the specified output pins. VIL Input pins (*1) Output pins VIH VDD VDDL VDDX Waveform monitoring MEASURING CIRCUIT 5 VSS *1: Input logic circuit to determine the specified measuring conditions. 20/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P AC CHARACTERISTICS (External Interrupt) Parameter (VDD = 1.1 to 3.6V, VSS = 0V, Ta = 40 to +85C, unless otherwise specified) Rating Symbol Condition Unit Min. Typ. Max. External interrupt disable period TNUL Interrupt: Enabled (MIE = 1), CPU: NOP operation System clock: 32.768kHz  76.8 106.8 s P00–P03 (Rising-edge interrupt) tNUL P00–P03 (Falling-edge interrupt) tNUL NMI, P00–P03 (Both-edge interrupt) AC CHARACTERISTICS (UART) Parameter Transmit baud rate tNUL (VDD = 1.3 to 3.6V, VSS = 0V, Ta = 40 to +85C, unless otherwise specified) Rating Symbol Condition Unit Min. Typ. Max.  tTBRT  1 BRT* 1  s 1 BRT* BRT* 1 BRT* s 3% +3% 1 * : Baud rate period (including the error of the clock frequency selected) set with the UART0 baud rate register (UA0BRTL,H) and the UART0 mode register 0 (UA0MOD0). Receive baud rate  tRBRT tTBRT TXD0* tRBRT RXD0* *: Indicates the secondary function of the port. 21/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P AC CHARACTERISTICS (Synchronous Serial Port) Parameter Symbol SCLK input cycle (slave mode) tSCYC SCLK output cycle (master mode) tSCYC (VDD = 1.3 to 3.6V, VSS = 0V, Ta = 40 to +85C, unless otherwise specified) Rating Condition Unit Min. Typ. Max. 2 When RC oscillation is active * 10   s (VDD = 1.3 to 3.6V) When high-speed oscillation is 1   s 3 active * (VDD = 1.8 to 3.6V)   1 SCLK*  s 2 SCLK input pulse width (slave mode) tSW SCLK output pulse width (master mode) tSW When RC oscillation is active * (VDD = 1.3 to 3.6V) When high-speed oscillation is 3 active * (VDD = 1.8 to 3.6V) 4   s 0.4   s 1 SCLK* 0.4  1 SCLK* 0.5 1 SCLK* 0.6 s 2 SOUT output delay time (slave mode) tSD SOUT output delay time (master mode) tSD SIN input setup time (slave mode) tSS When RC oscillation is active * (VDD = 1.3 to 3.6V) When high-speed oscillation is 3 active * (VDD = 1.8 to 3.6V) 2 When RC oscillation is active * (VDD = 1.3 to 3.6V) When high-speed oscillation is 3 active * (VDD = 1.8 to 3.6V)   500   240   500   240  80   ns ns ns 2 When RC oscillation is active * 500   (VDD = 1.3 to 3.6V) tSS When high-speed oscillation is 240   3 active * (VDD = 1.8 to 3.6V) 2 When RC oscillation is active * 300   (VDD = 1.3 to 3.6V) SIN input hold time tSH When high-speed oscillation is 80   3 active * (VDD = 1.8 to 3.6V) 1 * : Clock period selected with S0CK3–0 of the serial port 0 mode register (SIO0MOD1) 2 * : When RC oscillation is selected with OSCM1–0 of the frequency control register (FCON0) 3 * : When Crystal/ceramic oscillation , built-in PLL oscillation , or external clock input is selected with OSCM1–0 of the frequency control register (FCON0) SIN input setup time (master mode) ns ns tSCYC tSW tSW SCLK0* tSD tSD SOUT0* tSS tSH SIN0* *: Indicates the secondary function of the port. 22/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P AC CHARACTERISTICS (I2C Bus Interface: Standard Mode 100kbit/s) (VDD = 1.8 to 3.6V, VSS = 0V, Ta = 40 to +85C, unless otherwise specified) Rating Symbol Condition Unit Min. Typ. Max.  0  100 kHz fSCL Parameter SCL clock frequency SCL hold time (start/restart condition) SCL ”L” level time SCL ”H” level time SCL setup time (restart condition) SDA hold time SDA setup time SDA setup time (stop condition) Bus-free time tHD:STA  4.0   s tLOW tHIGH   4.7 4.0     s s tSU:STA  4.7   s tHD:DAT tSU:DAT   0 0.25     s s tSU:STO  4.0   s tBUF  4.7   s AC CHARACTERISTICS (I2C Bus Interface: Fast Mode 400kbit/s) (VDD = 1.8 to 3.6V, VSS = 0V, Ta = 40 to +85C, unless otherwise specified) Rating Symbol Condition Unit Min. Typ. Max.  0  400 kHz fSCL Parameter SCL clock frequency SCL hold time (start/restart condition) SCL ”L” level time SCL ”H” level time SCL setup time (restart condition) SDA hold time SDA setup time SDA setup time (stop condition) Bus-free time tHD:STA  0.6   s tLOW tHIGH   1.3 0.6     s s tSU:STA  0.6   s tHD:DAT tSU:DAT   0 0.1     s s tSU:STO  0.6   s tBUF  1.3   s Start condition Restart condition Stop condition P40/SDA P41/SCL tHD:STA tLOW tHIGH tSU:STA tHD:STA tSU:DAT tHD:DAT tSU:STO tBUF 23/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P AC CHARACTERISTICS (RC Oscillation A/D Converter) (VDD = 1.3 to 3.6V, VSS = 0V, Ta = 20 to +70C, unless otherwise specified) Parameter Symbol RS0, RS1, RT0, RT0-1,RT1 fOSC1 fOSC2 fOSC3 Kf1 Kf2 Kf3 fOSC1 fOSC2 fOSC3 Kf1 Kf2 Kf3 Resistors for oscillation Oscillation frequency VDD = 1.5V RS to RT oscillation frequency *1 ratio VDD = 1.5V Oscillation frequency VDD = 3.0V RS to RT oscillation frequency *1 ratio VDD = 3.0V Rating Condition Unit Min. Typ. Max. CS0, CT0, CS1  740pF 1   k Resistor for oscillation = 1k Resistor for oscillation = 10k Resistor for oscillation = 100k RT0, RT0-1, RT1 = 1kHz RT0, RT0-1, RT1 = 10kHz RT0, RT0-1, RT1 = 100kHz Resistor for oscillation = 1k Resistor for oscillation = 10k Resistor for oscillation = 100k RT0, RT0-1, RT1 = 1kHz RT0, RT0-1, RT1 = 10kHz RT0, RT0-1, RT1 = 100kHz 209.4 41.29 4.71 5.567 0.99 0.104 407.3 49.76 5.04 8.006 0.99 0.100 330.6 55.27 5.97 5.982 1 0.108 486.7 59.28 5.993 8.210 1 0.108 435.1 64.16 7.06 6.225 1.01 0.118 594.6 72.76 7.04 8.416 1.01 0.115 kHz kHz kHz    kHz kHz kHz    1 * : Kfx is the ratio of the oscillation frequency by the sensor resistor to the oscillation frequency by the reference resistor on the same conditions. fOSCX(RT0-1CS0 oscillation) fOSCX(RS0CS0 oscillation) , IN0 CS0 RCT0 (*1) VIL *1: Input logic circuit to determine the specified measuring conditions. VDDL fOSCX(RT1CS1 oscillation) fOSCX(RS1CS1 oscillation) VDDX RT0, RT0-1, RT1: 1k /10k/100k RS0, RS1: 10k CS0, CT0, CS1: 560pF CVR0, CVR1: 820pF IN1 CS1 RS1 RT1 RCM VDD CV RT1 RI1 RT0 RS0 RS0 RT0 Input pins VIH , CVR1 RI0-1 CT0 CS0 RI0 CVR0 RS1 fOSCX(RT0CS0 oscillation) fOSCX(RS0CS0 oscillation) (x = 1, 2, 3) CS1 Kfx = Frequency measurement (fOSCX) VSS CL1 CL0 CX Note: - Please have the shortest layout for the common node (wiring patterns which are connected to the external capacitors, resistors and IN0/IN1 pin), including CVR0/CVR1. Especially, do not have long wire between IN0/IN1 and RS0/RS1. The coupling capacitance on the wires may occur incorrect A/D conversion. Also, please do not have signals which may be a source of noise around the node. - When RT0/RT1 (Thermistor and etc.) requires long wiring due to the restricted placement, please have VSS(GND) trace next to the signal. - Please make wiring to components (capacitor, resisteor and etc.) necessory for objective measurement. Wiring to reserved components may affect to the A/D conversion operation by noise the components itself may have. 24/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P Package Dimensions (Unit: mm) Notes for Mounting the Surface Mount Type Package The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact our responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times). 25/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P REVISION HISTORY Document No. FEDL610Q482P-01 Date Dec.9, 2009 Page Previous Current Edition Edition – – Description Formally edition 1 26/27 FEDL610Q482P-01 LAPIS Semiconductor ML610Q482P NOTICE No copying or reproduction of this document, in part or in whole, is permitted without the consent of LAPIS Semiconductor Co., Ltd. The content specified herein is subject to change for improvement without notice. The content specified herein is for the purpose of introducing LAPIS Semiconductor's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from LAPIS Semiconductor upon request. Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production. Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, LAPIS Semiconductor shall bear no responsibility for such damage. The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. LAPIS Semiconductor does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by LAPIS Semiconductor and other parties. LAPIS Semiconductor shall bear no responsibility whatsoever for any dispute arising from the use of such technical information. The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices). The Products specified in this document are not designed to be radiation tolerant. While LAPIS Semiconductor always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons. Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. LAPIS Semiconductor shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual. The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). LAPIS Semiconductor shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing. If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law. Copyright 2008 - 2011 LAPIS Semiconductor Co., Ltd. 27/27
ML610Q482-NNNTBZ03A7 价格&库存

很抱歉,暂时无法提供与“ML610Q482-NNNTBZ03A7”相匹配的价格&库存,您可以联系我们找货

免费人工找货