0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
LTC4260IGN

LTC4260IGN

  • 厂商:

    LINER

  • 封装:

  • 描述:

    LTC4260IGN - Positive High Voltage Hot Swap Controller with I2C Compatible Monitoring - Linear Techn...

  • 数据手册
  • 价格&库存
LTC4260IGN 数据手册
LTC4260 Positive High Voltage Hot Swap Controller with 2C Compatible Monitoring I FEATURES ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ DESCRIPTIO Allows Safe Insertion into Live Backplane 8-Bit ADC Monitors Current and Voltage I2CTM/SMBus Interface Wide Operating Voltage Range: 8.5V to 80V High Side Drive for External N-Channel MOSFET Input Overvoltage/Undervoltage Protection Optional Latchoff or Autoretry After Faults Alerts Host After Faults Foldback Current Limiting Available in 24-Lead SO, 24-Lead Narrow SSOP and 32-Lead (5mm × 5mm) QFN Packages The LTC®4260 Hot SwapTM controller allows a board to be safely inserted and removed from a live backplane. Using an external N-channel pass transistor, the board supply voltage can be ramped up at an adjustable rate. An I2C interface and onboard ADC allow monitoring of board current, voltage and fault status. The device features adjustable analog foldback current limit with latch off or automatic restart after the LTC4260 remains in current limit beyond an adjustable time-out delay. The controller has additional features to interrupt the host when a fault has occurred, notify when output power is good, detect insertion of a load card and power-up in either the on or off state. , LTC and LT are registered trademarks of Linear Technology Corporation. Hot Swap is a trademark of Linear Technology Corporation. I2C is a trademark of Philips Electronics N.V. APPLICATIO S ■ ■ ■ Electronic Circuit Breakers Live Board Insertion Computers, Servers TYPICAL APPLICATIO 48V 49.9k 0.1µF CONNECTOR 2 CONNECTOR 1 3A, 48V Card Resident Application 0.010Ω FDB3632 + CL 10Ω 100k 6.8nF UV VDD SENSE GATE OV SDAO SDAI LTC4260 SCL ALERT ON INTVCC TIMER 0.1µF 68nF SOURCE FB BD_PRST ADIN GND GPIO 4260 TA01 VOUT 48V 43.5k 3.57k VIN 50V/DIV IIN 2A/DIV 1.74k 2.67k * VOUT 50V/DIV SDA SCL ALERT 24k GPIO 5V/DIV GND BACKPLANE PLUG-IN CARD *DIODES INC. SMBT70A U Power Up Waveforms CL = 1000µF 25ms/DIV 4260 TA02 U U 4260f 1 LTC4260 ABSOLUTE AXI U RATI GS (Notes 1, 2) ALERT, SDAO ........................................... –0.3V to 6.5V Supply Voltage (INTVCC) ......................... –0.3V to 6.2V Operating Temperature Range LTC4260C ............................................... 0°C to 70°C LTC4260I ............................................. –40°C to 85°C Storage Temperature Range GN, SW Packages ............................. – 65°C to 150°C UH Package ...................................... – 65°C to 125°C Lead Temperature (Soldering, 10 sec) GN, SW Packages Only..................................... 300°C Supply Voltages (VDD) ............................ – 0.3V to 100V Input Voltages SENSE ............................ VDD – 10V or – 0.3V to VDD SOURCE .......................... GATE – 5V to GATE + 0.3V BD_PRST, FB, ON, OV, UV ................... –0.3V to 12V ADR0-ADR2, TIMER, ADIN ..... –0.3V to INTVCC + 0.3V SCL, SDAI ........................................... –0.3V to 6.5V Output Voltages GPIO ................................................... –0.3V to 100V GATE (Note 3) ..................................... –0.3V to 100V PACKAGE/ORDER I FOR ATIO TOP VIEW SENSE VDD NC UV OV GND ON SCL SDAI 1 2 3 4 5 6 7 8 9 24 GATE 23 SOURCE 22 NC 21 NC 20 GPIO 19 INTVCC 18 FB 17 ADR2 16 ADR1 15 ADR0 14 BD_PRST 13 ADIN SENSE 1 VDD 2 NC 3 NC 4 UV 5 GND 6 ON 7 SCL 8 SDAI 9 SDAO 10 ALERT 11 TIMER 12 24 GATE 23 SOURCE 22 NC 21 NC 20 GPIO 19 INTVCC 18 FB 17 ADR2 16 ADR1 15 ADR0 14 BD_PRST 13 ADIN SW PACKAGE 24-LEAD PLASTIC SO 32 31 30 29 28 27 26 25 NC 1 NC 2 NC 3 UV 4 OV 5 GND 6 ON 7 SCL 8 9 10 11 12 13 14 15 16 33 24 NC 23 NC 22 NC 21 NC 20 GPIO 19 INTVCC 18 FB 17 ADR2 SDAO 10 ALERT 11 TIMER 12 TIMER SDAI ALERT ADIN BD_PRST ADR0 GATE VDDK TOP VIEW GN PACKAGE 24-LEAD PLASTIC SSOP TJMAX = 125°C, θJA = 85°C/W TJMAX = 125°C, θJA = 75°C/W UH PACKAGE 32-LEAD (5mm × 5mm) PLASTIC QFN TJMAX = 125°C, θJA = 34°C/W EXPOSED PAD (PIN 33) PCB ELECTRICAL CONNECTION OPTIONAL ORDER PART NUMBER LTC4260CGN LTC4260IGN ORDER PART NUMBER LTC4260CSW LTC4260ISW ORDER PART NUMBER LTC4260CUH LTC4260IUH SDAO UH PART MARKING 4260 Consult LTC Marketing for parts specified with wider operating temperature ranges. The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VDD = 48V, unless otherwise noted. SYMBOL General VDD IDD VDD(UVL) Input Supply Range Input Supply Current VDD Supply Undervoltage Lockout VDD Falling ● ● ● ELECTRICAL CHARACTERISTICS PARAMETER CONDITIONS MIN 8.5 TYP ADR1 SOURCE SENSE VDD NC NC NC 2 U U W WW U W TOP VIEW MAX 80 UNITS V mA V 4260f 2 7 7.45 5 7.9 LTC4260 The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VDD = 48V, unless otherwise noted. SYMBOL INTVCC(UVL) INTVCC Gate Drive tD ∆VGATE IGATE(UP) IGATE(FST) IGATE(DN) ISOURCE Input Pins VON(TH) ∆VON(HYST) ION(IN) VOV(TH) ∆VOV(HYST) IOV(IN) VUV(TH) ∆VUV(HYST) IUV(IN) VUV(RTH) ∆VUV(RHYST) ∆VSENSE(TH) ISENSE(IN) VFB ∆VFB(HYST) IFB VBD_PRST(TH) IBD_PRST VGPIO(TH) ∆VGPIO(HYST) VGPIO(OL) IGPIO(IN) RADIN IADIN Timer VTIMER(H) VTIMER(L) ITIMER(UP) ITIMER(DN) ITIMER(RATIO) TIMER Pin High Threshold TIMER Pin Low Threshold TIMER Pin Pull-Up Current TIMER Pin Pull-Down Current TIMER Pin Current Ratio ITIMER(DN)/ITIMER(UP) VTIMER Rising VTIMER Falling VTIMER = 0V VTIMER = 1.3V ● ● ● ● ● ELECTRICAL CHARACTERISTICS PARAMETER VCC Supply Undervoltage Lockout Internal Regulator Voltage Turn-On Delay External N-Channel Gate Drive (VGATE – VSOURCE) External N-Channel Pull-Up Current External N-Channel Fast Pull-Down External N-Channel Pull-Down Current SOURCE Pin Input Current ON Pin Threshold Voltage ON Pin Hysteresis ON Pin Input Current OV Pin Threshold Voltage OV Pin Hysteresis OV Pin Input Current UV Pin Threshold Voltage UV Pin Hysteresis UV Pin Input Current UV Pin Reset Threshold Voltage UV Pin Reset Threshold Hysteresis Current Limit Sense Voltage Threshold (VDD – VSENSE) SENSE Pin Input Current Foldback Pin Power Good Threshold FB Pin Power Good Hysteresis Foldback Pin Input Current BD_PRST Input Threshold BD_PRST Pullup Current GPIO Pin Input Threshold GPIO Pin Hysteresis GPIO Pin Output Low Voltage GPIO Pin Input Leakage Current ADIN Pin Input Resistance ADIN Pin Input Current CONDITIONS INTVCC Falling ● ● ● MIN 3.4 5 50 10 4.5 –14 400 0.7 200 1.19 60 3.43 70 3.43 310 1.18 80 40 10 70 3.43 80 1.2 70 –7 1.6 TYP 3.8 5.5 100 14 6 –18 600 1 400 1.235 130 0 3.5 90 0 3.5 380 0 1.235 160 50 20 100 3.5 100 0 1.235 130 –10 1.8 80 0.25 0 MAX 4.2 6 150 18 18 –22 1000 1.4 600 1.27 200 ±1 3.56 120 ±1 3.56 440 ±2 1.27 250 60 30 130 3.56 120 ±2 1.27 190 –16 2 0.5 ±10 ±1 1.28 0.3 –120 2.6 2.7 UNITS V V ms V V µA mA mA µA V mV µA V mV µA V mV µA V mV mV mV µA V mV µA V mV µA V mV V µA MΩ µA V V µA µA % 4260f VDD = 20V to 80V VDD = 8.5V to 20V Gate Drive On, VGATE = 0V Fast Turn Off, VGATE = 48V, VSOURCE = 38V Gate Drive Off, VGATE = 58V, VSOURCE = 48V SOURCE = 48V VON Rising VON = 1.2V VOV Rising VOV = 3.5V VUV Rising VUV = 3.5V VUV Falling VFB = 3.5V VFB = 0V VSENSE = 48V FB Rising FB = 3.5V VBD_PRST Rising BD_PRST = 0V VGPIO Rising IGPIO = 2mA VGPIO = 80V VADIN = 1.28V VADIN = 2.56V ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ∆VBD_PRST(HYST) BD_PRST Hysteresis 2 10 0 1.2 0.1 –80 1.4 1.6 1.235 0.2 –100 2 2 3 LTC4260 The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VDD = 48V, unless otherwise noted. SYMBOL AC Parameters tPLH(GATE) tPHL(GATE) tPHL(SENSE) ADC Resolution (No Missing Codes) Integral Nonlinearity (Note 4) VDD – SENSE (Note 5) SOURCE ADIN VDD – SENSE SOURCE ADIN VDD – SENSE (Note 6) SOURCE ADIN VDD – SENSE (Note 7) SOURCE ADIN ● ● ● ● ● ● ● ● ● ● ● ● ● ELECTRICAL CHARACTERISTICS PARAMETER Input High (ON) to GATE High Propagation Delay Input High (OV, BD_PRST), Input Low (ON, UV) to GATE Low Propagation Delay (VDD – SENSE) High to GATE Low CONDITIONS CGATE = 1pF CGATE = 1pF VDD – SENSE = 200mV, CGATE = 10nF ● ● ● MIN TYP 1 0.5 0.4 MAX 3 3 1 UNITS µs µs µs Bits 8 –2 –1.25 –1.25 –1.5 –1 –1 292 392 9.8 74.9 100.4 2.51 300 400 10 76.8 102.4 2.560 10 0.5 0.2 0.2 2 1.25 1.25 1.5 1 1 308 408 10.2 78.7 104.4 2.61 LSB LSB LSB LSB LSB LSB µV mV mV mV V V Hz Offset Error 1LSB Step Size Full-Scale Voltage Conversion Rate I2C Interface VADR(H) VADR(L) IADR(IN) VSDAI,SCL(TH) ISDAI,SCL(IN) VSDAO(OL) VALERT(OL) ADR0 to ADR2 Input High Voltage Threshold ADR0 to ADR2 Input Low Voltage Threshold ADR0 to ADR2 Input Current SDAI, SCL Input Threshold SDAI, SCL Input Current SDAO Output Low Voltage ALERT Output Low Voltage SCL, SDAI = 5V ISDAO = 5mA IALERT = 5mA SDAO, ALERT = 5V Operates with fSCL ≤ fSCL(MAX) ADR0 to ADR2 = 0V, 5.5V ● ● ● ● ● ● ● ● INTVCC – 0.6 0.25 –80 1.6 INTVCC – 0.45 0.45 1.8 0 0.2 0.2 0 INTVCC – 0.25 0.65 80 2 ±1 0.4 0.4 ±1 V V µA V µA V V µA kHz ISDAO,ALERT(IN) SDAO, ALERT Input Current I2C Interface Timing (Note 4) fSCL(MAX) tBUF(MIN) tSU,STA(MIN) tHD,STA(MIN) tSU,STO(MIN) tSU,DAT(MIN) tHD,DATI(MIN) tHD,DATO(MIN) tSP(MAX) CX Maximum SCL Clock Frequency Minimum Bus Free Time Between Stop/Start Condition Minimum Repeated Start Condition Set-Up Time Minimum Hold Time After (Repeated) Start Condition Minimum Stop Condition Set-Up Time Minimum Data Set-Up Time Input Minimum Data Hold Time Input Minimum Data Hold Time Output Maximum Suppressed Spike Pulse Width SCL, SDA Input Capacitance 400 0.12 30 140 30 30 –100 300 50 500 110 5 1.3 600 600 600 100 0 900 250 10 µs ns ns ns ns ns ns ns pF SDAI Tied to SDAO Note 1: Absolute Maximum Ratings are those values beyond which the life of the device may be impaired. Note 2: All currents into pins are positive, all voltages are referenced to GND unless otherwise specified. 4260f 4 LTC4260 ELECTRICAL CHARACTERISTICS Note 3: Limits on maximum rating is defined as whichever limit occurs first. An internal clamp limits the GATE pin to a minimum of 10V above source. Driving this pin to voltages beyond the clamp may damage the device. Note 4: Guaranteed by design and not subject to test. Note 5: Integral nonlinearity is defined as the deviation of a code from a precise analog input voltage. Maximum specifications are limited by the LSB step size and the single shot measurement. Typical specificatons are measured from the 1/4, 1/2 and 3/4 areas of the quantization band. Note 6: 1LSB step size specification is guaranteed by full-scale voltage measurement and by design. Note 7: Full-scale current sense specification corresponds to code 200. Codes above 200 may be discarded by offset cancellation. TYPICAL PERFOR A CE CHARACTERISTICS IDD vs VDD 3.0 UV LOW-HIGH THRESHOLD (V) 2.5 85°C INTVCC (V) IDD (mA) 2.0 –40°C 1.5 1.0 0 20 60 40 VDD (V) UV Hysteresis vs Temperature 0.39 1.245 ON, BD_PRST LOW-HIGH THRESHOLD (V) 0.38 UV HYSTERESIS (V) 1.240 ON, BD_PRST HYSTERESIS (V) 0.37 0.36 0.35 0.34 –50 –25 0 25 50 TEMPERATURE (°C) UW 25°C 80 4260 G01 TA = 25°C, VDD = 48V unless otherwise noted. UV Low-High Threshold vs Temperature 3.54 INT VCC vs ILOAD 6 VDD = 48V 5 VDD = 12V 4 3 2 1 0 100 3.52 3.50 3.48 CAUTION: DRAWING CURRENT FROM INTVCC INCREASES POWER DISSIPATION AND TJ 0 –2 –4 –6 ILOAD (mA) –8 –10 4260 G18 3.46 –50 –25 0 25 50 TEMPERATURE (°C) 75 100 4260 G02 ON, BD_PRST Low-High Threshold vs Temperature 0.16 0.15 0.14 0.13 0.12 0.11 ON, BD_PRST Hysteresis vs Temperature 1.235 1.230 1.225 75 100 4260 G03 1.220 –50 –25 0 25 50 TEMPERATURE (°C) 75 100 4260 G04 0.10 –50 –25 0 25 50 TEMPERATURE (°C) 75 100 4260 G05 4260f 5 LTC4260 TYPICAL PERFOR A CE CHARACTERISTICS CURRENT LIMIT SENSE VOLTAGE (VDD – VSENSE) (mV) TIMER Pull-Up Current vs Temperature –110 TIMER PULL-UP CURRENT (µA) 50 40 30 20 10 0 0 0.5 1 CURRENT LIMIT PROPAGATION DELAY (µs) 2.5 1.5 2 FB VOLTAGE (V) 3 3.5 4 4260 G07 –105 –100 –95 –90 –50 –25 0 25 50 TEMPERATURE (°C) IGATE Pull Up vs Temperature –25 GATE DRIVE (VGATE – VSOURCE) (V) GATE DRIVE (VGATE – VSOURCE) (V) IGATE PULL UP (µA) –20 –15 –10 –50 –25 0 25 50 TEMPERATURE (°C) Gate Drive vs Temperature 16 GATE DRIVE (VGATE – VSOURCE) (V) 14 12 15 ADC TOTAL UNADJUSTED ERROR (LSB) 14 GPIO VOUT LOW (V) 13 12 11 –50 –25 0 25 50 TEMPERATURE (°C) 6 UW 75 4260 G06 TA = 25°C, VDD = 48V unless otherwise noted. Current Limit Propagation Delay vs Sense Voltage 1000 Current Limit Sense Voltage vs FB Voltage 60 100 10 1 0.1 0 50 100 150 200 250 300 350 CURRENT LIMIT SENSE VOLTAGE (VDD – VSENSE) (mV) 4260 G08 100 Gate Drive vs IGATE 16 14 VDD = 80V 12 VDD = 48V 10 8 6 VDD = 12V 4 2 0 0 –5 –10 IGATE (µA) 4260 G09 4260 G10 Gate Drive vs VDD 16 14 12 10 8 6 4 –15 –20 5 10 15 25 20 VDD (V) 30 35 40 85°C 25°C –40°C 75 100 4260 G11 GPIO VOUT Low vs ILOAD 2 ADC Total Unadjusted Error vs Code (ADIN Pin) 10 8 6 4 2 0 1 0 –1 –2 0 10 20 40 30 ILOAD (mA) 50 60 4260 G13 75 100 4260 G12 0 64 128 CODE 192 256 4260 G14 4260f LTC4260 TYPICAL PERFOR A CE CHARACTERISTICS ADC Full-Scale Error vs Temperature (ADIN Pin) 2 0.50 ADC FULL-SCALE ERROR (LSB) 1 ADC INL (LSB) 0 ADC DNL (LSB) –1 –2 –50 –25 0 25 50 TEMPERATURE (°C) PI FU CTIO S ADIN: ADC Input. A voltage between 0V and 2.56V applied to this pin can be measured by the onboard ADC. Tie to ground if unused. ADR0 to ADR2: Serial Bus Address Inputs. Tying these pins to ground, open or INTVCC configures one of 27 possible addresses. See Table 1 in Applications Information. ALERT: Fault Alert Output. Open-drain logic output that can be pulled to ground when a fault occurs to alert the host controller. A fault alert is enabled by the ALERT register. This device is compatible with SMBus alert protocol. See Applications Information. Tie to ground if unused. BD_PRST: Board Present Input. Ground this pin to enable the N-channel FET to turn on after 100ms debounce delay. When this pin is high, the FET is off. An internal 10µA current source pulls up this pin. Transitions on this pin will be recorded in the FAULT register. A high-to-low transition activates the logic to read the state of the ON pin and clear Faults. See Applications Information. Exposed Pad (Pin 33, UH Package): Exposed Pad may be left open or connected to device ground. FB: Foldback and Power Good Input. A resistive divider from the output voltage is tied to this pin. When the voltage at this pin drops below 3.41V, the output power is considered bad and the current limit is reduced. The power bad condition can be indicated with the GPIO pin and a power bad fault can be logged in this condition. See Applications Information. GATE: Gate Drive for External N-Channel FET. An internal 18µA current source charges the gate of the external N-channel MOSFET. A resistor and capacitor network from this pin to ground sets the turn-on rate and compensates the active current limit. During turn-off there is a 1mA pull-down current. During a short circuit or undervoltage lockout (VDD or INTVCC), a 600mA pull-down current source between GATE and SOURCE is activated. GND: Device Ground. UW 75 3708 G15 TA = 25°C, VDD = 48V unless otherwise noted. ADC INL vs Code (ADIN Pin) 0.50 ADC DNL vs Code (ADIN Pin) 0.25 0.25 0 0 –0.25 –0.25 100 –0.50 –0.50 0 64 128 CODE 4260 G16 192 256 0 64 128 CODE 192 256 4260 G17 U U U 4260f 7 LTC4260 PI FU CTIO S GPIO: General Purpose Input/Output. Open-drain logic output and logic input. Defaults to pull low to indicate power is bad. Configure according to Table 3. NC: No Connect. Unconnected pins. These pins provide extra distance between high and low voltage pins. ON: On Control Input. A rising edge turns on the external N-channel FET and a falling edge turns it off. This pin is also used to configure the state of the FET ON bit (and hence the external FET) at power up. For example if the ON pin is tied high, then the FET ON control bit (A3) will go high 100ms after power-up. Likewise if the ON pin is tied low then the part will remain off after power-up until the FET ON control bit is set high using the I2C bus. A high-to-low transition on this pin will clear faults. OV (GN/UH Packages): Overvoltage Comparator Input. Connect this pin to an external resistive divider from VDD. If the voltage at this pin rises above 3.5V, an overvoltage fault is detected and the switch turns off. Tie to GND if unused. SCL: Serial Bus Clock Input. Data at the SDA pin is shifted in or out on rising edges of SCL. This is a high impedance pin that is generally driven by an open-collector output from a master controller. An external pull-up resistor or current source is required. SDAI: Serial Bus Data Input. A high impedance input used for shifting in address, command or data bits. Normally tied to SDAO to form the SDA line. SDAO: Serial Bus Data Output. Open-drain output used for sending data back to the master controller or acknowledging a write operation. Normally tied to SDAI to form the SDA line. An external pull-up resistor or current source is required. SENSE: Current Sense Input. Connect this pin to the output of the current sense resistor. The current limit circuit controls the GATE pin to limit the sense voltage between the VDD and SENSE pins to 50mV or less depending on the voltage at the FB pin. This pin is used as an input to the 8-bit ADC. SOURCE: N-Channel MOSFET Source Connection and ADC Input. Connect this pin to the source of the external N-channel MOSFET switch. This pin also serves as the ADC input to monitor output voltage. The pin provides a return for the gate pull-down circuit and as a supply for the charge pump circuit. TIMER: Timer Input. Connect a capacitor between this pin and ground to set a 12ms/µF duration for current limit before the switch is turned off. The duration of the off time is 518ms/µF when autoretry during current limit is enabled. A minimum value of 0.1nF must be connected to this pin. UV: Undervoltage Comparator Input. Connect this pin to an external resistive divider from VDD. If the voltage at this pin falls below 3.12V, an undervoltage fault is detected and the switch turns off. Pulling this pin below 1.2V resets all faults and allows the switch to turn back on. Tie to INTVCC if unused. VDD: Supply Voltage and Current Sense Input. This pin has an undervoltage lockout threshold of 7.45V. INTVCC: Internal Low Voltage Supply Decoupling Output. Connect a 0.1µF capacitor from this pin to ground. This pin can be used to drive the other pins to logic high and has an undervoltage lockout threshold of 3.8V. VDDK (UH Package): Same as VDD. Connect this pin to VDD. VDDK tied to VDD internally with 18Ω. 8 U U U 4260f LTC4260 FU CTIO AL DIAGRA W UH ONLY VDD FB 18Ω 3.5V UV VDDK SENSE INTERNAL POWER UVS UV 20mV TO 50mV OV GN/UH ONLY 3.5V INTVCC 10µA BD_PRST 1.235V ON SDAI SDAO 8 A/D CONVERTER SCL ALERT I2C ADDR 5 1 OF 27 EXPOSED PAD 4260 BD U U + – + OV – CS + FOLDBACK 2V OVS +– + CHARGE PUMP AND GATE DRIVER GATE SOURCE – – 3.5V + PG PWRGD FET ON – 1.235V + RST RESET – LOGIC GP + BOARD PRESENT BP GPIO + – – 1.8V 0.2V + TM1 INTVCC 100µA TIMER – + ON 1.235V ONS – 1.235V + TM2 2µ A VDD 5.5V GEN INTVCC VDD – UVLO1 – VDD UVLO 7.45V + UVLO2 VCC UVLO + – 3.8V VDD – SENSE ADIN SOURCE I2C ADR0 ADR1 ADR2 GND UH ONLY 4260f 9 LTC4260 TI I G DIAGRA SDAI/SDAO tSU, DAT tHD, DATO, tHD, DATI tSU, STA tSP tHD, STA tSP tBUF tSU, STO 4260 TD01 SCL tHD, STA START CONDITION REPEATED START CONDITION STOP CONDITION START CONDITION OPERATIO The Functional Diagram displays the main functional areas of this device. The LTC4260 is designed to turn a board’s supply voltage on and off in a controlled manner, allowing the board to be safely inserted or removed from a live backplane. During normal operation, the charge pump and gate driver turn on the external N-channel pass FET’s gate to pass power to the load. The gate driver uses a charge pump that derives its power from the SOURCE pin. When the SOURCE pin is at ground, the charge pump is powered from an internal 12V supply derived from VDD. This results in a 200µA current load on the SOURCE pin when the gate is up. Also included in the gate driver is an internal 15V gate-to-source clamp. The current sense (CS) amplifier monitors the load current using the difference between the VDD and SENSE pin voltage. The CS amplifier limits the current in the load by reducing the GATE-to-SOURCE voltage in an active control loop. The CS amplifier requires 100µA input bias current from both the VDD and the SENSE pins. A short circuit on the output to ground causes significant power dissipation during active current limiting. To limit this power, the foldback amplifier reduces the current limit value from 50mV to 20mV (referred to the VDD minus SENSE voltage) in a linear manner as the FB pin drops below 2V (see Typical Performance curves). If an overcurrent condition persists, the TIMER pin ramps up with a 100µA current source until the pin voltage exceeds 1.2V (comparator TM2). This indicates to the logic that it is time to turn off the pass FET to prevent overheating. At this point the TIMER pin ramps down using the 2µA current source until the voltage drops below 10 W 0.2V (comparator TM1) which tells the logic that the pass transistor has cooled and it is safe to turn it on again. The output voltage is monitored using the FB pin and the PG comparator to determine if the power is available for the load. The power good condition is signalled by the GPIO pin using an open-drain pull-down transistor. The GPIO pin can also be used as a general purpose input (GP comparator) or output pin. The Functional Diagram shows the monitoring blocks of the LTC4260. The group of comparators on the left side includes the UV, OV, RST, BP and ON comparators. These comparators are used to determine if the external conditions are valid prior to turning on the FET. But first the two undervoltage lockout circuits UVLO1 and UVLO2 must validate the input supply and the internally generated 5.5V supply (INTVCC) and generate the power up initialization to the logic circuits. Included in the LTC4260 is an 8-bit A/D converter. The converter has a 3-input mux to select between the ADIN pin, the SOURCE pin and the VDD – SENSE voltage. An I2C interface is provided to read the A/D registers. It also allows the host to poll the device and determine if faults have occurred. If the ALERT line is used as an interrupt, the host can respond to a fault in real time. The typical SDA line is divided into an SDAI (input) and SDAO (output). This simplifies applications using an optoisolator driven directly from the SDAO output. The I2C device address is decoded using the ADR0, ADR1 and ADR2 pins. These inputs have three states each that decode into a total of 27 device addresses. 4260f U UW LTC4260 APPLICATIO S I FOR ATIO The typical LTC4260 application is in a high availability system that uses a positive voltage supply to distribute power to individual cards. The device measures card voltages and currents and records past and present fault conditions. The system queries each LTC4260 over the I2C periodically and reads the stored information. The basic LTC4260 application circuit is shown in Figure 1. External component selection is discussed in detail in the Design Example section. Turn-On Sequence The power supply on a board is controlled by placing an external N-channel pass transistor (Q1) in the power path. Note that sense resistor (RS) detects current and capacitor C1 controls the GATE slew rate. Resistor R6 compensates the current control loop while R5 prevents high frequency oscillations in Q1. Resistors R1, R2 and R3 provide undervoltage and overvoltage sensing. Several conditions must be present before the external switch can be turned on. First the external supply VDD must exceed its undervoltage lockout level. Next the internally generated supply INTVCC must cross its 4.5V undervoltage threshold. This generates a 60µs to 120µs power-on-reset pulse. During reset the fault registers are VIN 48V Z1* SMBT70A CF 0.1µF R1 49.9k 1% R2 1.74k 1% R3 2.67k 1% 5 7 9 10 8 11 CONNECTOR 2 CONNECTOR 1 SDA SCL ALERT GND BACKPLANE PLUG-IN CARD *DIODES, INC Figure 1. 5A, 48V Card Resident Application U cleared and the control registers are set or cleared as described in the register section. After the power-on-reset pulse, the LTC4260 will go through the following turn-on sequence. First, the UV and OV pins must indicate that the input power is within the acceptable range and the BD_PRST pin must be pulled low. All of these conditions must be satisfied for duration of 100ms to ensure that any contact bounce during insertion has ended. When these initial conditions are satisfied, the ON pin is checked. If it is high, the external switch turns on. If it is low, the external switch turns on when the ON pin is brought high or if a serial bus turn-on command is received. The switch is turned on by charging up the GATE with a 18µA current source (Figure 2). The voltage at the GATE pin rises with a slope equal to 18µA/C1 and the supply inrush current is set at: IINRUSH = CL • 18 µA C1 When the GATE voltage reaches the FET threshold voltage, the switch begins to turn on and the SOURCE voltage follows the GATE voltage as it increases. RS 0.010Ω Q1 FDB3632 R7 43.5k 1% R8 3.57k 1% W UU + VOUT 48V CL 330µF R5 10Ω R6 100k 4 2 23 UV VDD SOURCE FB OV ON ADIN SDAI GPIO LTC4260GN SDA0 BD_PRST SCL TIMER ALERT INTVCC ADR0 ADR1 ADR2 GND 19 15 C3 0.1µF 16 NC 17 6 C1 6.8nF 1 24 SENSE GATE R4 100k 18 13 20 14 12 CT 68nF 4260 F01 4260f 11 LTC4260 APPLICATIO S I FOR ATIO VDD + 13V SLOPE = 18µA/C1 VDD t1 t2 Figure 2. Supply Turn-On As the SOURCE voltage rises, so will the FB pin which is monitoring it. If the voltage across the current sense resistor RS gets too high, the inrush current will then be limited by the internal current limit circuitry. Once the FB pin crosses its 3.5V threshold, the GPIO pin, in its default configuration, will cease to pull low and indicate that the power is now good. Turn-Off Sequence The switch can be turned off by a variety of conditions. A normal turn-off is initiated by the ON pin going low or a serial bus turn-off command. Additionally, several fault conditions will turn off the switch. These include an input overvoltage (OV pin), input undervoltage (UV pin), overcurrent circuit breaker (SENSE pin) or BD_PRST going high. Writing a logic one into the UV, OV or overcurrent fault bits will also turn off the switch if their autoretry bits are set to false. Normally the switch is turned off with a 1mA current pulling down the GATE pin to ground. With the switch turned off, the SOURCE voltage drops and when the FB pin crosses below its threshold, GPIO pulls low to indicate that the output power is no longer good. If the VDD pin falls below 7.5V for greater than 5µs or INTVCC drops below 3.8V for greater than 1µs, a fast shutdown of the switch is initiated. The GATE pin is pulled down with a 600mA current to the SOURCE pin. 12 U GATE W UU Overcurrent Fault The LTC4260 features an adjustable current limit with foldback that protects against short circuits or excessive load current. To protect against excessive power dissipation in the switch during active current limit, the available current is reduced as a function of the output voltage sensed by the FB pin. The device also features a variable overcurrent response time. A graph in the Typical Performance curves shows the delay from a voltage step at the SENSE pin until the GATE voltage starts falling, as a function of overdrive. An overcurrent fault occurs when the current limit circuitry has been engaged for longer than the time-out delay set by the TIMER pin. Current limiting begins when the current sense voltage between the VDD and SENSE pins reaches 20mV to 50mV (depending on the foldback). The GATE pin is then brought down with a 600mA GATE-to-SOURCE current. The voltage on the GATE is regulated in order to limit the current sense voltage to less than 50mV. At this point, a circuit breaker time delay starts by charging the external timing capacitor from the TIMER pin with a 100µA pull-up current. If the TIMER pin reaches its 1.2V threshold, the external switch turns off (with a 1mA current from GATE to ground). The overcurrent present bit, C2, and the overcurrent fault bit, D2, are set at this time. The circuit breaker time delay is given by: tCB = CT • 12 [ms/µF] After the switch is turned off, the TIMER pin begins discharging the timing capacitor with a 2µA pull-down current. When the TIMER pin reaches its 0.2V threshold, the overcurrent present bit, C2, is cleared, and the switch will be allowed to turn on again if the overcurrent fault has been cleared. However, if the overcurrent autoretry bit, A2, has been set then the switch turns on again automatically (without resetting the overcurrent fault). Use a minimum value of 0.1nF for CT. The waveform in Figure 3 shows how the output latches off following a short circuit. The drop across the sense resistor is held at 20mV as the timer ramps up. VOUT 4260 F02 4260f LTC4260 APPLICATIO S I FOR ATIO VOUT 50V/DIV IOUT 5A/DIV ∆VGATE 10V/DIV TIMER 2V/DIV 100µs/DIV 4260 F03 Figure 3. Short-Circuit Waveforms During a short circuit, if the current limit sense voltage exceeds 150mV, the active current limit enters a high current protection mode that immediately turns off the output transistor by pulling the GATE-to-SOURCE voltage to zero. Current in the output transistor drops from tens of amps to zero in a few hundred nanoseconds. The input voltage will drop during the high current and then spike upwards due to parasitic inductances when the FET shuts off (see Supply Transients). Following this event, the part may turn on again after a delay (typically the 100ms normal turn-on delay if the input voltage drops below the UVLO threshold) and enters active current limit before shutting off. Overvoltage Fault An overvoltage fault occurs when the OV pin rises above its 3.5V threshold. This shuts off the switch immediately (with a 1mA current from GATE to ground) and sets the overvoltage present bit, C0, and the overvoltage fault bit D0. If the OV pin subsequently falls back below the threshold for 100ms, the switch will be allowed to turn on again unless the overvoltage autoretry has been disabled by clearing bit A0. Undervoltage Fault An undervoltage fault occurs when the UV pin falls below its 3.12V threshold. This turns off the switch immediately (with a 1mA current from GATE to ground) and sets the undervoltage present bit, C1, and the undervoltage fault bit D1. If the UV pin subsequently rises above the threshold for 100ms, the switch will turn on again unless the U undervoltage autoretry has been disabled by clearing bit A1. When power is applied to the device, if UV is below its 3.12V threshold after INTVCC crosses its 4.5V undervoltage lockout threshold, an undervoltage fault will be logged in the fault register. Board Present Change of State Whenever the BD_PRST pin toggles, bit D4 is set to indicate a change of state. When the BD_PRST pin goes high, indicating board removal, the switch turns off immediately (with a 1mA current from GATE to ground) and clears the board present bit, C4. If the BD_PRST pin is pulled low, indicating a board insertion, all fault bits except D4 will be cleared and the board present bit, C4, is set. If the BD_PRST pin remains low for 100ms the state of the ON pin will be captured in the FET On Control bit A3. This turns the switch on if the ON pin is tied high. There is an internal 10µA pull-up current source on the BD_PRST pin. If the system shuts down due to a fault, it may be desirable to restart the system simply by removing and reinserting a load card. In cases where the LTC4260 and the switch reside on a backplane or midplane and the load resides on a plug-in card, the BD_PRST pin can be used to detect when the plug-in card is removed (see Figure 4). Once the plug-in card is reinserted the fault register is cleared (except for D4). After 100ms the state of the ON pin is latched into bit A3 of the control register. At this point the system will start up again. If a connection sense on the plug-in card is driving the BD_PRST pin, the insertion or removal of the card may cause the pin voltage to bounce. This will result in clearing the fault register when the card is removed. The pin can be debounced using a filter capacitor, CBD_PRST, on the BD_PRST pin as shown in Figure 4. The filter time is given by: tFILTER = CBD_PRST • 123 [ms/µF] FET Short Fault A FET short fault will be reported if the data converter measures a current sense voltage greater than or equal to 2mV while the FET is turned off. This condition sets the FET short present bit, C5, and the FET short fault bit D5. 4260f W UU 13 LTC4260 APPLICATIO S I FOR ATIO OUT 23 LTC4260 SOURCE 10µA BD_PRST 14 CBD_PRST + – GND 6 1.235V MOTHERBOARD CONNECTOR Figure 4. Plug-In Card Insertion/Removal Power Bad Fault A power bad fault will be reported if the FB pin drops below its 3.41V threshold while the FET is on. This pulls the GPIO pin low immediately, when configured as PWRGD, and sets the power bad present bit, C3, and the power bad fault bit D3. A circuit will prevent a power bad fault if the GATEto-SOURCE voltage is low, eliminating false power bad faults during power-up or power-down. If the FB pin subsequently rises back above the threshold, the GPIO pin will return to a high impedance state and bit C3 will be cleared. Fault Alerts When any of the fault bits in FAULT register D are set, an optional I2C bus alert can be generated by setting the appropriate bit in the ALERT register B. This allows only selected faults to generate alerts. At power-up the default state is to not alert on faults. If an alert is enabled, the corresponding fault will cause the ALERT pin to pull low. After the bus master controller broadcasts the Alert Response Address, the LTC4260 responds with its address on the SDA line and releases ALERT as shown in Figure 11. If there is a collision between two LTC4260s responding with their addresses simultaneously, then the device with the lower address wins arbitration and responds first. The ALERT line will also be released if the device is addressed by the bus master. 14 U LOAD W UU Once the ALERT signal has been released for one fault, it will not be pulled low again until the FAULT register indicates a different fault has occurred or the original fault is cleared and it occurs again. Note that this means repeated or continuing faults will not generate alerts until the associated FAULT register bit has been cleared. Resetting Faults Faults are reset with any of the following conditions. First, a serial bus command writing zeros to the FAULT register D will clear the associated faults. Second, the entire FAULT register is cleared when the switch is turned off by either the ON pin or bit A3 going from high to low, or if the UV pin is brought below its 1.23V reset threshold, or if INTVCC falls below its 3.8V undervoltage lockout threshold. Finally, when BD_PRST is brought from high to low, only FAULT bits D0-D3 and D5 are cleared, the bit D4 that indicates a BD_PRST change of state will be set. Faults that are still present (as indicated in the STATUS Register C) cannot be cleared. The FAULT register will not be cleared when autoretrying. When autoretry is disabled the existence of a D0, D1 or D2 fault keeps the switch off. As soon as the fault is cleared, the switch will turn on. If autoretry is enabled, then a high value in C0, C1 or C2 will hold the switch off and the FAULT register is ignored. Subsequently, when the C0, C1 and C2 bits are cleared, the switch is allowed to turn on again Data Converter The LTC4260 incorporates an 8-bit data converter that continuously monitors three different voltages. The SOURCE pin uses a 1/40 resistive divider to monitor a fullscale voltage of 102.4V with 0.4V resolution (divider converts 102.4V to 2.56V). The ADIN pin is monitored with a 2.56V full scale and 10mV resolution, and the voltage between the VDD and SENSE pins is monitored with a 76.8mV full scale and 300µV resolution. The results from each conversion are stored in registers E, F and G and are updated 10 times per second. Setting CONTROL register bit A5 invokes a test mode that halts the data converter updates so that registers E, F and G can be written to and read from for software testing. 4260f 4260 F04 PLUG-IN CARD LTC4260 APPLICATIO S I FOR ATIO Gate Pin Voltage A curve of gate drive vs VDD is shown in the Typical Performance curves. At the minimum input supply voltage of 8.5V, the minimum gate drive voltage is 4.5V. When the input supply voltage is higher than 20V, the gate drive is at least 10V and a regular N-FET can be used. In applications over a 8.5V to 20V range, a logic level N-FET must be used to maintain adequate gate enhancement. The GATE pin is clamped at a typical value of 15V above the SOURCE pin. Configuring the GPIO Pin Table 3 describes the possible states of the GPIO pin using the control register bits A6 and A7. At power-up, the default state is for the GPIO pin to go high impedance when power is good (FB pin greater than 3.5V). Other uses for the GPIO pin are to pull down when power is good, a general purpose output and a general purpose input. Compensating the Active Current Loop The active current limit circuit is compensated using the resistor R6 and the slew rate capacitor C1. The value for C1 is calculated to limit the inrush current. The suggested value for R6 is 100k. This value should work for most pass FETs (Q1). If the gate capacitance of Q1 is very small then the best method to compensate the loop is to add a ≈10nF capacitor between the GATE and SOURCE terminals. Supply Transients The LTC4260 is designed to ride through supply transients caused by load steps. If there is a shorted load and the parasitic inductance back to the supply is greater than 0.5µH, there is a chance that the supply could collapse before the active current limit circuit brings down the GATE pin. In this case the undervoltage monitors turn off the pass FET. The undervoltage lockout circuit has a 5µs filter time after VDD drops below 7.5V. The UV pin reacts in 2µs to shut the GATE off, but it is recommended to add a filter capacitor CF to prevent unwanted shutdown caused by short transient. Eventually either the UV pin or the undervoltage lockout responds to bring the current under control before the supply completely collapses. U Supply Transient Protection The LTC4260 is 100% tested and guaranteed to be safe from damage with supply voltages up to 100V. However, spikes above 100V may damage the part. During a shortcircuit condition, the large change in currents flowing through the power supply traces can cause inductive voltage spikes which could exceed 100V. To minimize the spikes, the power trace inductance should be minimized by using wider traces or heavier trace plating. Adding a snubber circuit will dampen the voltage spikes. It is built using a 100Ω resistor in series with a 0.1µF capacitor between VDD and GND. A surge suppressor, Z1 in Figure 1, at the input will clamp the voltage spikes. Design Example As a design example, take the following specifications: VIN = 48V, IMAX = 5A, IINRUSH = 1A, CL= 330µF, VUVON = 43V, VUVOFF = 38.5V, VOVOFF = 70V, VPWRGDUP = 46V, VPWRGDDN = 45V and I2CADDRESS = 1010011. The selection of the sense resistor, RS, is set by the overcurrent threshold of 50mV: W UU RS = 50mV 50mV = = 0.010Ω IMAX 5A The FET should be sized to handle the power dissipation during the inrush charging of the output capacitor COUT. The method used to determine the power is the principle: EC = Energy in CL= Energy in Q1 Thus: EC = 1/2 CV2 = 1/2(0.33mF)(48V)2 = 0.38J Calculate the time it takes to charge up COUT: tCHARGUP = CL • VIN 330µF • 48 V = = 16ms IINRUSH 1A The average power dissipated in the FET: PDISS = EC tCHARGUP = 0.38J ≅ 24W 16ms 4260f 15 LTC4260 APPLICATIO S I FOR ATIO The SOA (safe operating area) curves of candidate FETs must be evaluated to ensure that the heat capacity of the package can stand 24W for 16ms. The SOA curves of the Fairchild FDB3632 provide for 1A at 50V (50W) for 10ms, satisfying the requirement. The inrush current is set to 1A using C1: C1 = CL IGATE(UP) 18µA = 0.33mF = 5.9nF IINRUSH 1A Default values of R5 = 10Ω and R6 = 100k are chosen as discussed previously. The power dissipated in the FET during overcurrent must be limited. The active current limit uses a timer to prevent excessive energy dissipation in the FET. The worst-case power occurs when the voltage versus current profile of the foldback current limit is at the maximum. This occurs when the current is 5A and the voltage is 1/2 of the 48V or 24V. See the Current Limit Sense Voltage vs FB Voltage in the Typical Performance curves to view this profile. In order to survive 120W, the FET SOA curve dictates the maximum time at this power level. This particular FET allows 300W at 1ms or less. Therefore, it is acceptable to set the current limit timeout using CT to be 0.81ms: 0.81ms CT = = 68nF 12 [ms/µF ] Note the minimum value for CT is 0.1nF. Choose R1, R2, R3, R7 and R8 for the UV, OV and PG threshold voltages: VOVRISING = 71.2V, VOVFALLING = 69.44V (using VOV(TH) = 3.5V rising and 3.41V falling) VUVRISING = 43V, VUVFALLING = 38.5V, (using VUV(TH) = 3.5V rising and 3.12V falling) VPGRISING = 46.14V, VPGFALLING = 45V, (using VFB = 3.5V rising and 3.411V falling) In addition a 0.1µF ceramic bypass capacitor is placed on the INTVCC pin. The complete circuit is shown in Figure 1. GND ILOAD 4260 F05 16 U Layout Considerations To achieve accurate current sensing, a Kelvin connection is recommended. The minimum trace width for 1oz copper foil is 0.02" per amp to make sure the trace stays at a reasonable temperature. Using 0.03" per amp or wider is recommended. Note that 1oz copper exhibits a sheet resistance of about 530µΩ/ . Small resistances add up quickly in high current applications. To improve noise immunity, put the resistive divider to the UV, OV and FB pins close to the device and keep traces to VDD and GND short. It is also important to put C3, the bypass capacitor for the INTVCC pin, as close as possible between INTVCC and GND. A 0.1µF capacitor from the UV pin (and OV pin through resistor R2) to GND also helps reject supply noise. Figure 5 shows a layout that addresses these issues. Note that a surge suppressor, Z1, is placed between supply and ground using wide traces. VIN ILOAD SENSE RESISTOR RS SENSE R1 VDD LTC4260 CF Z1 R3 R2 UV OV GND C3 INTVCC FB R8 W UU Figure 5. Recommended Layout for R1, R2, R3, R8, CF, C3, Z1 and RS 4260f LTC4260 APPLICATIO S I FOR ATIO Digital Interface The LTC4260 communicates with a bus master using a 2-wire interface compatible with the I2C bus and the SMBus, an I2C extension for low power devices. The LTC4260 is a read-write slave device and supports SMBus bus Read Byte, Write Byte, Read Word and Write Word commands. The second word in a Read Word command will be identical to the first word. The second word in a Write Word command is ignored. The data formats for these commands are shown in Figures 7 to10. Using Optoisolators with SDA The LTC4260 separates the SDA line into SDAI and SDAO. If optoisolators are not used then tie SDAI and SDAO together to construct a normal SDA line. When using optoisolators connect the SDAI to the output of the incoming opto and connect the SDAO to the input of the outgoing opto (see Figure 13). START and STOP Conditions When the bus is idle, both SCL and SDA must be high. A bus master signals the beginning of a transmission with a START condition by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the slave, it issues a STOP condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission. I2C Device Addressing Twenty-seven distinct bus address are configurable using the three-state ADR0-ADR2 pins. Table 1 shows the correspondence between pin states and addresses. Note that address bits B7 and B6 are internally configured to 10. In addition, the LTC4260 will respond to two special addresses. Address (1011 111)b is a mass write used to write to all LTC4260, regardless of their individual address settings. The mass write can be masked by setting register bit A4 to zero. Address (0001 100)b is the SMBus Alert Response Address. If the LTC4260 is pulling low on the ALERT pin, it will acknowledge this address using the SMBus Alert Response Protocol. U Acknowledge The acknowledge signal is used for handshaking between the transmitter and the receiver to indicate that the last byte of data was received. The transmitter always releases the SDA line during the acknowledge clock pulse. When the slave is the receiver, it must pull down the SDA line so that it remains LOW during this pulse to acknowledge receipt of the data. If the slave fails to acknowledge by leaving SDA HIGH, then the master can abort the transmission by generating a STOP condition. When the master is receiving data from the slave, the master must pull down the SDA line during the clock pulse to indicate receipt of the data. After the last byte has been received the master will leave the SDA line HIGH (not acknowledge) and issue a STOP condition to terminate the transmission. Write Protocol The master begins communication with a START condition followed by the seven bit slave address and the R/W bit set to zero. The addressed LTC4260 acknowledges this and then the master sends a command byte which indicates which internal register the master wishes to write. The LTC4260 acknowledges this and then latches the lower three bits of the command byte into its internal Register Address pointer. The master then delivers the data byte and the LTC4260 acknowledges once more and latches the data into its internal register. The transmission is ended when the master sends a STOP condition. If the master continues sending a second data byte, as in a Write Word command, the second data byte will be acknowledged by the LTC4260 but ignored. Read Protocol The master begins a read operation with a START condition followed by the seven bit slave address and the R/W bit set to zero. The addressed LTC4260 acknowledges this and then the master sends a command byte that indicates which internal register the master wishes to read. The LTC4260 acknowledges this and then latches the lower three bits of the command byte into its internal Register Address pointer. The master then sends a repeated START condition followed by the same seven bit address with the 4260f W UU 17 LTC4260 APPLICATIO S I FOR ATIO R/W bit now set to one. The LTC4260 acknowledges and sends the contents of the requested register. The transmission is ended when the master sends a STOP condition. If the master acknowledges the transmitted data byte, as in a Read Word command, the LTC4260 will repeat the requested register as the second data byte. Note that the Register Address pointer is not cleared at the end of the transaction. Thus the Receive Byte protocol can be used to repeatedly read a specific register. Alert Response Protocol The LTC4260 implements the SMBus Alert Response Protocol as shown in Figure 11. If enabled to do so through the ALERT register B, the LTC4260 will respond to faults by pulling the ALERT pin low. Multiple LTC4260s can share a common ALERT line and the protocol allows a master to determine which LTC4260s are pulling the line low. The master begins by sending a START bit followed SDA a6 - a0 SCL S 1-7 8 9 START CONDITION ADDRESS R/W ACK Figure 6. Data Transfer Over I2C or SMBus 18 U by the special Alert Response Address (0001 100)b with the R/W bit set to one. Any LTC4260 that is pulling its ALERT pin low will acknowledge and begin sending back its individual slave address. An arbitration scheme ensures that the LTC4260 with the lowest address will have priority; all others will abort their response. The successful responder will then release its ALERT pin while any others will continue to hold their ALERT pins low. Polling may also be used to search for any LTC4260 that have detected faults. Any LTC4260 pulling its ALERT pin low will also release it if it is individually addressed during a read or write transaction. The ALERT signal will not be pulled low again until the FAULT register indicates a different fault has occurred or the original fault is cleared and it occurs again. Note that this means repeated or continuing faults will not generate alerts until the associated FAULT register bit has been cleared. b7 - b0 b7 - b0 1-7 8 9 1-7 8 9 P DATA ACK DATA ACK STOP CONDITION 4260 F06 W UU 4260f LTC4260 APPLICATIO S I FOR ATIO S ADDRESS W A 1 0 a4:a0 00 FROM MASTER TO SLAVE FROM SLAVE TO MASTER Figure 7. LTC4260 Serial Bus SDA Write Byte Protocol S ADDRESS W A 1 0 a4:a0 00 Figure 8. LTC4260 Serial Bus SDA Write Word Protocol S ADDRESS W A 1 0 a4:a0 00 Figure 9. LTC4260 Serial Bus SDA Read Byte Protocol S ADDRESS W A 1 0 a4:a0 00 COMMAND X X X X X b2:b0 Figure 10. LTC4260 Serial Bus SDA Read Word Protocol ALERT S RESPONSE R A ADDRESS 0001100 1 0 Figure 11. LTC4260 Serial Bus SDA Alert Response Protocol U COMMAND X X X X X b2:b0 A DATA A P 0 b7:b0 0 A: ACKNOWLEDGE (LOW) A: NOT ACKNOWLEDGE (HIGH) R: READ BIT (HIGH) W: WRITE BIT (LOW) S: START CONDITION P: STOP CONDITION 4260 F07 W UU COMMAND X X X X X b2:b0 A DATA A 0 b7:b0 0 DATA XXXXXXXX AP 0 4260 F08 COMMAND X X X X X b2:b0 AS 0 ADDRESS 1 0 a4:a0 R A DATA A P 1 0 b7:b0 1 4260 F09 AS 0 ADDRESS 1 0 a4:a0 R A DATA A DATA A P 1 0 b7:b0 0 b7:b0 1 4260 F10 DEVICE ADDRESS 1 0 a4:a0 AP 1 4260 F11 4260f 19 LTC4260 APPLICATIO S I FOR ATIO Table 1. LTC4260 I2C Device Addressing DESCRIPTION Mass Write Alert Response 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 HEX DEVICE ADDRESS h BE 19 80 82 84 86 88 8A 8C 8E 90 92 94 96 98 9A 9C 9E A0 A2 A4 A6 A8 AA AC AE B0 B2 B4 6 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 5 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 20 U BINARY DEVICE ADDRESS 4 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 3 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 2 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 1 1 0 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 0 1 0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 R/W 0 1 X X X X X X X X X X X X X X X X X X X X X X X X X X X ADR2 X X L L L L L L L L NC NC NC NC NC NC NC NC H H H H H H H H L NC H LTC4260 ADDRESS PINS ADR1 X X NC H NC NC L H L L NC H NC NC L H L L NC H NC NC L H L L H H H ADR0 X X L NC NC H L H NC H L NC NC H L H NC H L NC NC H L H NC H L L L 4260f W UU LTC4260 APPLICATIO S I FOR ATIO Table 2. LTC4260 Register Addresses and Contents REGISTER ADDRESS* 00h 01h 02h 03h 04h 05h 06h, 07h REGISTER NAME CONTROL (A) ALERT (B) STATUS (C) FAULT (D) SENSE (E) SOURCE (F) ADIN (G) READ/WRITE R/W R/W R R/W R/W** R/W** R/W** DESCRIPTION Controls Whether the Part Retries After Faults, Set the Switch State Controls Whether the ALERT Pin is Pulled Low After a Fault is Logged in the Fault Register System Status Information Fault Log ADC Current Sense Voltage Data ADC SOURCE Voltage Data ADC ADIN Voltage Data *Register address MSBs b7-b3 are ignored. **Writable if bit A5 set. Table 3. CONTROL Register A (00h)—Read/Write BIT A7:6 NAME GPIO Configure OPERATION Configures Behavior of GPIO Pin FUNCTION Power Good (Default) Power Bad General Purpose Output General Purpose Input A5 A4 A3 A2 A1 A0 Test Mode Enable Mass Write Enable FET On Control Overcurrent Autoretry Undervoltage Autoretry Overvoltage Autoretry A6 0 0 1 1 A7 0 1 0 1 GPIO PIN GPIO = C3 GPIO = C3 GPIO = B6 GPIO = Hi-Z Test Mode Halts ADC Operation and Enables Writes to ADC Registers 1 = Enable Test Mode, 0 = Disable Test Mode (Default) Enables Mass Write Using Address (1011 111)b 1 = Enable Mass Write (Default), 0 = Disable Mass Write Turns FET On and Off 1 = Turn FET On, 0 = Turn FET Off. Defaults to ON Pin State at End of Debounce Delay Enables Autoretry After an Overcurrent Fault 1 = Retry Enabled, 0 = Retry Disabled (Default) Enables Autoretry After an Undervoltage Fault 1 = Retry Enabled (Default), 0 = Retry Disabled Enables Autoretry After an Overvoltage Fault 1 = Retry Enabled (Default), 0 = Retry Disabled U 4260f W UU 21 LTC4260 APPLICATIO S I FOR ATIO Table 4. ALERT Register B (01h)—Read/Write BIT B7 B6 B5 B4 B3 B2 B1 B0 NAME Reserved GPIO Output FET Short Alert BD_PRST State Change Alert Power Bad Alert Overcurrent Alert Undervoltage Alert Overvoltage Alert OPERATION Not Used Output Data Bit to GPIO Pin When Configured as Output. Defaults to 0 Enables Alert for FET Short Condition 1 = Enable Alert, 0 = Disable Alert (Default) Enables Alert When BD_PRST Changes State 1 = Enable Alert, 0 = Disable Alert (Default) Enables Alert when Output Power is Bad 1 = Enable Alert, 0 = Disable Alert (Default) Enables Alert for Overcurrent Condition 1 = Enable Alert, 0 = Disable Alert (Default) Enables Alert for Undervoltage Condition 1 = Enable Alert, 0 = Disable Alert (Default) Enables Alert for Overvoltage Condition 1 = Enable Alert, 0 = Disable Alert (Default) Table 5. STATUS Register C (02h)—Read Only BIT C7 C6 C5 C4 C3 C2 C1 C0 NAME FET On GPIO Input FET Short Present Board Present Power Bad Overcurrent Undervoltage Overvoltage OPERATION Indicates State of FET 1 = FET On, 0 = FET Off State of the GPIO Pin 1 = GPIO High, 0 = GPIO Low Indicates Potential FET Short if Current Sense Voltage Exceeds 2mV While FET is Off 1 = FET is Shorted, 0 = FET is Not Shorted Indicates if a Board is Present When BD_PRST is Low 1 = BD_PRST Pin Low, 0 = BD_PRST Pin High Indicates Power is Bad When FB is Low 1 = FB Low, 0 = FB High Indicates Overcurrent Condition During Cool Down Cycle 1 = Overcurrent, 0 = Not Overcurrent Indicates Input Undervoltage When UV is Low 1 = UV Low, 0 = UV High Indicates Input Overvoltage When OV is High 1 = OV High, 0 = OV Low 22 U 4260f W UU LTC4260 APPLICATIO S I FOR ATIO Table 6. FAULT Register D (03h)—Read/Write BIT D7:6 D5 NAME Reserved FET Short Fault Occurred OPERATION Indicates Potential FET Short was Detected When Measured Current Sense Voltage Exceeded 2mV While FET was Off 1 = FET was Shorted, 0 = FET is Good Indicates that a Board was Inserted or Extracted When BD_PRST Changed State 1 = BD_PRST Changed State, 0 = BD_PRST Unchanged Indicates Power was Bad When FB Went Low 1 = FB was Low, 0 = FB was High Indicates Overcurrent Fault Occurred 1 = Overcurrent Fault Occurred, 0 = No Overcurrent Faults Indicates Input Undervoltage Fault Occurred When UV Went Low 1 = UV was Low, 0 = UV was High Indicates Input Overvoltage Fault Occurred When OV Went High 1 = OV was High, 0 = OV was Low D4 D3 D2 D1 D0 Board Present Changes State Power Bad Fault Occurred Overcurrent Fault Occurred Undervoltage Fault Occurred Overvoltage Fault Occurred Table 7. SENSE Register E (04h)—Read/Write BIT E7:0 NAME SENSE Voltage Data OPERATION VDD-SENSE Current Sense Voltage Data. 8-Bit Data with 300µV LSB and 76.8mV Full Scale Table 8. SOURCE Register F (05h)—Read/Write BIT F7:0 NAME SOURCE Voltage Data OPERATION SOURCE Pin Voltage Data. 8-Bit Data with 400mV LSB and 102.4V Full Scale Table 9. ADIN Register G (06h)—Read/Write BIT G7:0 NAME ADIN Voltage Data OPERATION ADIN Pin Voltage Data. 8-Bit Data with 10mV LSB and 2.56V Full Scale U 4260f W UU 23 LTC4260 APPLICATIO S I FOR ATIO VIN 12V R1 5.76k 1% CF 0.1µF 25V R2 1k 1% R3 2.05k 5 1% 10 9 8 11 7 SDA SCL ALERT GND BACKPLANE PLUG-IN CARD Figure 12. 12A, 12V Card Resident Application GND INTVCC R10 3.4k 3.3V R9 10k CF 0.1µF R1 49.9k 1% R2 1.74k 1% R3 2.67k 1% 5 9 10 8 7 INTVCC R12 10k R5 10Ω MOC207 SDA –48V INTVCC R4 5.1k MOC207 R13 3.4k SCL MOC207 –48V VIN –48V BACKPLANE PLUG-IN CARD Figure 13. 3A, –48V Card Resident Application 24 U RS 0.003Ω Q1 Si7880DP R7 6.65k 1% R8 2.94k 1% 23 18 13 20 14 12 CT 0.68µF 4260 F12 W UU + R5 10Ω R6 100k C1 22nF CL 1000µF 4 2 1 24 UV VDD SENSE GATE SOURCE FB OV SDAO ADIN SDAI LTC4260GN GPIO SCL BD_PRST ALERT ON TIMER INTVCC ADR0 ADR1 ADR2 GND 19 15 C3 0.1µF 16 NC 17 6 R4 100k RS 0.01Ω Q1 FDB3632 OUTPUT C1 R6 6.8nF 100k 24 23 R7 43.7k 1% R8 3.57k 1% 4 2 1 SOURCE 18 FB 13 ADIN 20 SDAI LTC4260GN GPIO 14 SDA0 BD_PRST 12 SCL TIMER ON INTVCC ADR0 ADR1 ADR2 GND UV VDD OV SENSE GATE 19 15 C3 0.1µF R14 R15 1k 100Ω Q2 CMPTA42 OPTIONAL 5V C2 0.1µF 16 NC 17 6 CT 68nF CL 330µF 100V –48V 4260 F13 4260f LTC4260 PACKAGE DESCRIPTIO .254 MIN .0165 ± .0015 RECOMMENDED SOLDER PAD LAYOUT .0075 – .0098 (0.19 – 0.25) .016 – .050 (0.406 – 1.270) 0° – 8° TYP NOTE: 1. CONTROLLING DIMENSION: INCHES INCHES 2. DIMENSIONS ARE IN (MILLIMETERS) 3. DRAWING NOT TO SCALE *DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE **DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE U GN Package 24-Lead Plastic SSOP (Narrow .150 Inch) (Reference LTC DWG # 05-08-1641) .337 – .344* (8.560 – 8.738) 24 23 22 21 20 19 18 17 16 15 1413 .045 ± .005 .033 (0.838) REF .229 – .244 (5.817 – 6.198) .150 – .165 .150 – .157** (3.810 – 3.988) 1 .0250 BSC 23 4 56 7 8 9 10 11 12 .015 ± .004 × 45° (0.38 ± 0.10) .0532 – .0688 (1.35 – 1.75) .004 – .0098 (0.102 – 0.249) .008 – .012 (0.203 – 0.305) TYP .0250 (0.635) BSC GN24 (SSOP) 0204 4260f 25 LTC4260 PACKAGE DESCRIPTIO .030 ±.005 TYP N .050 BSC .045 ±.005 .598 – .614 (15.190 – 15.600) NOTE 4 20 19 18 17 16 .420 MIN 1 2 3 RECOMMENDED SOLDER PAD LAYOUT .291 – .299 (7.391 – 7.595) NOTE 4 .010 – .029 × 45° (0.254 – 0.737) 0° – 8° TYP .005 (0.127) RAD MIN .009 – .013 (0.229 – 0.330) NOTE: 1. DIMENSIONS IN NOTE 3 .016 – .050 (0.406 – 1.270) INCHES (MILLIMETERS) 2. DRAWING NOT TO SCALE 3. PIN 1 IDENT, NOTCH ON TOP AND CAVITIES ON THE BOTTOM OF PACKAGES ARE THE MANUFACTURING OPTIONS. THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS 4. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm) 26 U SW Package 24-Lead Plastic Small Outline (Wide .300 Inch) (Reference LTC DWG # 05-08-1620) 24 23 22 21 15 14 13 N .325 ±.005 NOTE 3 .394 – .419 (10.007 – 10.643) N/2 N/2 1 .093 – .104 (2.362 – 2.642) 2 3 4 5 6 7 8 9 10 11 12 .037 – .045 (0.940 – 1.143) .050 (1.270) BSC .004 – .012 (0.102 – 0.305) .014 – .019 (0.356 – 0.482) TYP S24 (WIDE) 0502 4260f LTC4260 PACKAGE DESCRIPTIO 5.50 ± 0.05 4.10 ± 0.05 3.45 ± 0.05 (4 SIDES) RECOMMENDED SOLDER PAD LAYOUT 5.00 ± 0.10 (4 SIDES) PIN 1 TOP MARK (NOTE 6) 0.75 ± 0.05 0.00 – 0.05 NOTE: 1. DRAWING PROPOSED TO BE A JEDEC PACKAGE OUTLINE M0-220 VARIATION WHHD-(X) (TO BE APPROVED) 2. DRAWING NOT TO SCALE 3. ALL DIMENSIONS ARE IN MILLIMETERS 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights. U UH Package 32-Lead Plastic QFN (5mm × 5mm) (Reference LTC DWG # 05-08-1693) 0.70 ± 0.05 PACKAGE OUTLINE 0.25 ± 0.05 0.50 BSC BOTTOM VIEW—EXPOSED PAD R = 0.115 TYP 31 32 0.40 ± 0.10 1 2 0.23 TYP (4 SIDES) 3.45 ± 0.10 (4-SIDES) (UH) QFN 0603 0.200 REF 0.25 ± 0.05 0.50 BSC 4260f 27 LTC4260 TYPICAL APPLICATIO VIN 48V SMAT70B 49.9k 0.1µF 1.74k UV VDD SENSE GATE SOURCE FB OV ON GPIO SDAI BD_PRST LTC4260 SDA0 ADIN SCL TIMER ALERT INTVCC ADR0 ADR1 ADR2 GND NC 0.1µF BACKPLANE PLUG-IN CARD LOAD 10Ω 100k 6.8nF 3.57k 100k 3A, 48V Backplane Resident Application with Insertion Activated Turn-On 0.01Ω FDB3632 43.5k VOUT 48V 2.67k RELATED PARTS PART NUMBER LT 1641-1/LT1641-2 LTC1921 LTC2436 LTC4240 LT4250 LTC4252 LT4256 LTC4300A LTC4301 LTC4302 LTC4350 LT4351 LTC4354 ® DESCRIPTION Positive High Voltage Hot Swap Controllers Dual –48V Supply and Fuse Monitor 16-Bit, 2-Channel Delta-Sigma ADC CompactPCITM Hot Swap Controller with I2C I/O –48V Hot Swap Controller in SO-8 –48V Hot Swap Controller in MSOP Positive 48V Hot Swap Controller with Open-Circuit Detect Hot Swappable 2-Wire Bus Buffer Supply Independent Hot Swappable 2-Wire Bus Buffer Addressable 2-Wire Bus Buffer Hot Swappable Load Share Controller Ideal MOSFET ORing Diode Negative Voltage Diode-OR Controller CompactPCI is a trademark of the PCI Industrial Computer Manufacturers Group 28 Linear Technology Corporation 1630 McCarthy Blvd., Milpitas, CA 95035-7417 (408) 432-1900 ● FAX: (408) 434-0507 ● U 1µF 68nF 4260 TA03 COMMENTS Active Current Limiting, Supplies from 9V to 80V Withstands ±200V, Monitors Under-/Overvoltage and External Fuses 800nVRMS Noise, Two Differential Channels with Automatic Channel Selection 3.3V, 5V and ±12V Supplies, Control and Status over I2C Active Current Limiting, Supplies from –20V to –80V Fast Active Current Limiting with Drain Accelerated Response, Supplies from –15V Foldback Current Limiting, Open-Circuit and Overcurrent Fault Output, Up to 80V Supply Provides Capacitive Buffering, SDA and SCL Precharge and Level Shifting Provides Capacitive Buffering, SDA and SCL Precharge and Level Shifting Provides Capacitive Buffering, SDA and SCL Precharge and Level Shifting, Enabled by 2-Wire Bus Commands Output Voltage: 1.2V to 12V, Equal Load Sharing External N-Channel MOSFETs Replace ORing Diodes, 1.2V to 20V 8-Pin DFN and SO Package 4260f LT/TP 0904 1K • PRINTED IN USA www.linear.com © LINEAR TECHNOLOGY CORPORATION 2004
LTC4260IGN 价格&库存

很抱歉,暂时无法提供与“LTC4260IGN”相匹配的价格&库存,您可以联系我们找货

免费人工找货