0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
KM44C4000C

KM44C4000C

  • 厂商:

    SAMSUNG(三星)

  • 封装:

  • 描述:

    KM44C4000C - 4M x 4Bit CMOS Dynamic RAM with Fast Page Mode - Samsung semiconductor

  • 数据手册
  • 价格&库存
KM44C4000C 数据手册
KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C CMOS DRAM 4M x 4Bit CMOS Dynamic RAM with Fast Page Mode DESCRIPTION This is a family of 4,194,304 x 4 bit Fast Page Mode CMOS DRAMs. Fast Page Mode offers high speed random access of memory cells within the same row. Power supply voltage (+5.0V or +3.3V), refresh cycle (2K Ref. or 4K Ref.), access time (-5 or -6), power consumption(Normal or Low power) and package type(SOJ or TSOP-II) are optional features of this family. All of this family have CAS-beforeRAS refresh, RAS-only refresh and Hidden refresh capabilities. Furthermore, Self-refresh operation is available in L-version. This 4Mx4 Fast Page Mode DRAM family is fabricated using Samsung′s advanced CMOS process to realize high band-width, low power consumption and high reliability. It may be used as main memory for high level computer, microcomputer and personal computer. FEATURES • Part Identification - KM44C4000C/C-L (5V, 4K Ref.) - KM44C4100C/C-L (5V, 2K Ref.) - KM44V4000C/C-L (3.3V, 4K Ref.) - KM44V4100C/C-L (3.3V, 2K Ref.) • Active Power Dissipation Unit : mW Speed 4K -5 -6 324 288 3.3V 2K 396 360 4K 495 440 5V 2K 605 550 • Fast Page Mode operation • CAS-before-RAS refresh capability • RAS-only and Hidden refresh capability • Self-refresh capability (L-ver only) • Fast parallel test mode capability • TTL(5V)/LVTTL(3.3V) compatible inputs and outputs • Early Write or output enable controlled write • JEDEC Standard pinout • Available in Plastic SOJ and TSOP(II) packages • Single +5V±10% power supply (5V product) • Single +3.3V±0.3V power supply (3.3V product) • Refresh Cycles Part NO. C4000C V4000C C4100C V4100C VCC 5V 3.3V 5V 3.3V 2K 32ms Refresh cycle 4K Refresh period Normal 64ms 128ms L-ver RAS CAS W FUNCTIONAL BLOCK DIAGRAM Control Clocks Vcc Vss VBB Generator Data in Refresh Timer Refresh Control Refresh Counter Memory Array 4,194,304 x 4 Cells Row Decoder Sense Amps & I/O Buffer • Performance Range Speed -5 -6 DQ0 to DQ3 tRAC 50ns 60ns tCAC 13ns 15ns tRC 90ns 110ns tPC 35ns 40ns Remark 5V/3.3V 5V/3.3V A0-A11 (A0 - A10) *1 A0 - A9 (A0 - A10) *1 Row Address Buffer Col. Address Buffer Column Decoder Data out Buffer OE Note) *1 : 2K Refresh SAMSUNG ELECTRONICS CO., LTD. reserves the right to change products and specifications without notice. KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C CMOS DRAM PIN CONFIGURATION (Top Views) •KM44C/V40(1)00CK •KM44C/V40(1)00CS VCC DQ0 DQ1 W RAS *A11(N.C) 1 2 3 4 5 6 24 23 22 21 20 19 VSS DQ3 DQ2 CAS OE A9 VCC DQ0 DQ1 W RAS *A11(N.C) 1 2 3 4 5 6 24 23 22 21 20 19 VSS DQ3 DQ2 CAS OE A9 A10 A0 A1 A2 A3 VCC 7 8 9 10 11 12 18 17 16 15 14 13 A8 A7 A6 A5 A4 VSS A10 A0 A1 A2 A3 VCC 7 8 9 10 11 12 18 17 16 15 14 13 A8 A7 A6 A5 A4 VSS *A11 is N.C for KM44C/V4100C(5V/3.3V, 2K Ref. product) K : 300mil 26(24) SOJ S : 300mil 26(24) TSOP II Pin Name A0 - A11 A0 - A10 DQ0 - 3 VSS RAS CAS W OE VCC N.C Pin Function Address Inputs (4K Product) Address Inputs (2K Product) Data In/Out Ground Row Address Strobe Column Address Strobe Read/Write Input Data Output Enable Power(+5V) Power(+3.3V) No Connection (2K Ref. product) KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C ABSOLUTE MAXIMUM RATINGS Parameter Voltage on any pin relative to VSS Voltage on VCC supply relative to VSS Storage Temperature Power Dissipation Short Circuit Output Current Symbol 3.3V VIN, VOUT VCC Tstg PD IOS -0.5 to +4.6 -0.5 to +4.6 -55 to +150 1 50 Rating 5V CMOS DRAM Units -1.0 to +7.0 -1.0 to +7.0 -55 to +150 1 50 V V °C W mA * Permanent device damage may occur if "ABSOLUTE MAXIMUM RATINGS" are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. RECOMMENDED OPERATING CONDITIONS (Voltage referenced to Vss, TA= 0 to 70°C) Parameter Supply Voltage Ground Input High Voltage Input Low Voltage Symbol Min VCC VSS VIH VIL 3.0 0 2.0 -0.3*2 3.3V Typ 3.3 0 Max 3.6 0 VCC+0.3*1 0.8 Min 4.5 0 2.4 -1.0*2 5V Typ 5.0 0 Max 5.5 0 VCC+1.0*1 0.8 V V V V Units *1 : VCC+1.3V/15ns(3.3V), VCC+2.0V/20ns(5V), Pulse width is measured at VCC *2 : -1.3V/15ns(3.3V), -2.0V/20ns(5V), Pulse width is measured at VSS DC AND OPERATING CHARACTERISTICS (Recommended operating conditions unless otherwise noted.) Max Parameter Input Leakage Current (Any input 0≤VIN≤VIN+0.3V, all other input pins not under test=0 Volt) 3.3V Output Leakage Current (Data out is disabled, 0V≤VOUT ≤VCC) Output High Voltage Level(IOH=-2mA) Output Low Voltage Level(IOL=2mA) Input Leakage Current (Any input 0≤VIN≤VIN+0.5V, all other input pins not under test=0 Volt) 5V Output Leakage Current (Data out is disabled, 0V≤VOUT ≤VCC) Output High Voltage Level(IOH=-5mA) Output Low Voltage Level(IOL=4.2mA) Symbol II(L) IO(L) VOH VOL II(L) IO(L) VOH VOL Min -5 -5 2.4 -5 -5 2.4 Max 5 5 0.4 5 5 0.4 Units uA uA V V uA uA V V KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C DC AND OPERATING CHARACTERISTICS (Continued) Symbol ICC1 ICC2 ICC3 ICC4 ICC5 ICC6 ICC7 ICCS Power Don′t care Normal L Don′t care Don′t care Normal L Don′t care L L Speed -5 -6 Don′t care -5 -6 -5 -6 Don′t care -5 -6 Don′t care Don′t care Max KM44V4000C 90 80 1 1 90 80 80 70 0.5 200 90 80 250 200 KM44V4100C 110 100 1 1 110 100 90 80 0.5 200 110 100 250 200 KM44C4000C 90 80 2 1 90 80 80 70 1 250 90 80 300 250 CMOS DRAM KM44C4100C 110 100 2 1 110 100 90 80 1 250 110 100 300 250 Units mA mA mA mA mA mA mA mA mA uA mA mA uA uA ICC1 * : Operating Current (RAS and CAS, Address cycling @tRC=min.) ICC2 : Standby Current (RAS=CAS=W=VIH) ICC3 * : RAS-only Refresh Current (CAS=VIH, RAS, Address cycling @tRC=min.) ICC4 * : Fast Page Mode Current (RAS=VIL, CAS, Address cycling @tPC=min.) ICC5 : Standby Current (RAS=CAS=W=VCC-0.2V) ICC6 * : CAS-Before-RAS Refresh Current (RAS and CAS cycling @tRC=min.) ICC7 : Battery back-up current, Average power supply current, Battery back-up mode Input high voltage(VIH)=VCC-0.2V, Input low voltage(VIL)=0.2V, CAS=0.2V, DQ=Don′t care, TRC=31.25us(4K/L-ver), 62.5us(2K/L-ver), TRAS =TRAS min~300ns ICCS : Self Refresh Current RAS=CAS=0.2V, W=OE=A0 ~ A11=VCC-0.2V or 0.2V, DQ0 ~ DQ3=VCC-0.2V, 0.2V or Open *Note : ICC1 , ICC3 , ICC4 and ICC6 are dependent on output loading and cycle rates. Specified values are obtained with the output open. ICC is specified as an average current. In ICC1 , ICC3 and ICC6 address can be changed maximum once while RAS=VIL. In ICC4 , address can be changed maximum once within one fast page mode cycle time, tPC. KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C CAPACITANCE (TA=25°C, VCC=5V or 3.3V, f=1MHz) Parameter Input capacitance [A0 ~ A11] Input capacitance [RAS, CAS, W, OE] Output capacitance [DQ0 - DQ3] Symbol CIN1 CIN2 CDQ Min - CMOS DRAM Max 5 7 7 Units pF pF pF AC CHARACTERISTICS (0°C≤TA≤70°C, See note 1,2) Test condition (5V device) : VCC=5.0V±10%, Vih/Vil=2.4/0.8V, Voh/Vol=2.4/0.4V Test condition (3.3V device) : VCC=3.3V±0.3V, Vih/Vil=2.0/0.8V, Voh/Vol=2.0/0.8V Parameter Random read or write cycle time Read-modify-write cycle time Access time from RAS Access time from CAS Access time from column address CAS to output in Low-Z Output buffer turn-off delay Transition time (rise and fall) RAS precharge time RAS pulse width RAS hold time CAS hold time CAS pulse width RAS to CAS delay time RAS to column address delay time CAS to RAS precharge time Row address set-up time Row address hold time Column address set-up time Column address hold time Column address to RAS lead time Read command set-up time Read command hold time referenced to CAS Read command hold time referenced to RAS Write command hold time Write command pulse width Write command to RAS lead time Write command to CAS lead time Symbol Min -5 Max Min 110 155 50 13 25 0 0 3 30 50 13 50 13 20 15 5 0 10 0 10 25 0 0 0 10 10 13 13 10K 37 25 10K 13 50 0 0 3 40 60 15 60 15 20 15 5 0 10 0 10 30 0 0 0 10 10 15 15 10K 45 30 10K 15 50 60 15 30 -6 Max ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 8 8 4 10 3,4,10 3,4,5 3,10 3 6 2 Units Notes tRC tRWC tRAC tCAC tAA tCLZ tOFF tT tRP tRAS tRSH tCSH tCAS tRCD tRAD tCRP tASR tRAH tASC tCAH tRAL tRCS tRCH tRRH tWCH tWP tRWL tCWL 90 133 KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C AC CHARACTERISTICS (Continued) Parameter Data set-up time Data hold time Refresh period (2K, Normal) Refresh period (4K, Normal) Refresh period (L-ver) Write command set-up time CAS to W delay time RAS to W delay time Column address to W delay time CAS precharge to W delay time CAS set-up time (CAS -before-RAS refresh) CAS hold time (CAS -before-RAS refresh) RAS to CAS precharge time Access time from CAS precharge Fast Page cycle time Fast Page read-modify-write cycle time CAS precharge time (Fast Page cycle) RAS pulse width (Fast Page cycle) RAS hold time from CAS precharge OE access time OE to data delay Output buffer turn off delay time from OE OE command hold time Write command set-up time (Test mode in) Write command hold time (Test mode in) W to RAS precharge time(C-B-R refresh) W to RAS hold time(C-B-R refresh) RAS pulse width (C-B-R self refresh) RAS precharge time (C-B-R self refresh) CAS hold time (C-B-R self refresh) Symbol Min -5 Max Min 0 10 32 64 128 0 36 73 48 53 5 10 5 30 35 76 10 50 30 13 13 0 13 10 10 10 10 100 90 -50 13 15 0 15 10 10 10 10 100 110 -50 200K 40 85 10 60 35 0 40 85 55 60 5 10 5 -6 CMOS DRAM Units Max ns ns 32 64 128 ms ms ms ns ns ns ns ns ns ns ns 35 ns ns ns ns 200K ns ns 15 ns ns 15 ns ns ns ns ns ns us ns ns Note 9 9 tDS tDH tREF tREF tREF tWCS tCWD tRWD tAWD tCPWD tCSR tCHR tRPC tCPA tPC tPRWC tCP tRASP tRHCP tOEA tOED tOEZ tOEH tWTS tWTH tWRP tWRH tRASS tRPS tCHS 0 10 7 7 7 7 3 6 11 11 13,14,15 13,14,15 13,14,15 KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C TEST MODE CYCLE Parameter Random read or write cycle time Read-modify-write cycle time Access time from RAS Access time from CAS Access time from column address RAS pulse width CAS pulse width RAS hold time CAS hold time Column address to RAS lead time CAS to W delay time RAS to W delay time Column address to W delay time CAS precharge to W delay time Fast Page cycle time Fast Page read-modify-write cycle time RAS pulse width (Fast Page cycle) Access time from CAS precharge OE access time OE to data delay OE command hold time Symbol Min -5 Max Min 115 160 55 18 30 55 18 18 55 30 41 78 53 58 40 81 55 200K 35 18 18 18 20 20 10K 10K 65 20 20 65 35 45 90 60 65 45 90 65 200K 40 20 65 20 35 10K 10K -6 Max CMOS DRAM ( Note 11 ) Units ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 3 7 7 7 3,4,10,12 3,4,5,12 3,10,12 Notes tRC tRWC tRAC tCAC tAA tRAS tCAS tRSH tCSH tRAL tCWD tRWD tAWD tCPWD tPC tPRWC tRASP tCPA tOEA tOED tOEH 95 138 KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C NOTES CMOS DRAM 1. An initial pause of 200us is required after power-up followed by any 8 RAS-only refresh or CAS-before-RAS refresh cycles before proper device operation is achieved. 2. VIH(min) and VIL(max) are reference levels for measuring timing of input signals. Transition times are measured between VIH(min) and VIL(max) and are assumed to be 5ns for all inputs. 3. Measured with a load equivalent to 2 TTL(5V)/1 TTL(3.3V) loads and 100pF. 4. Operation within the tRCD (max) limit insures that tRAC (max) can be met. tRCD (max) is specified as a reference point only. If tRCD is greater than the specified tRCD (max) limit, then access time is controlled exclusively by tCAC . 5. Assumes that tRCD ≥tRCD (max). 6. tOFF (min)and tOEZ (max) define the time at which the output achieves the open circuit condition and are not referenced Voh or Vol. 7. tWCS , tRWD , tCWD and tAWD are non restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If tWCS ≥tWCS (min), the cycle is an early write cycle and the data output will remain high impedance for the duration of the cycle. If tCWD ≥tCWD (min), tRWD ≥tRWD (min) and tAWD ≥tAWD (min), then the cycle is a read-modify-write cycle and the data output will contain the data read from the selected address. If neither of the above conditions is satisfied, the condition of the data out is indeterminate. 8. Either tRCH or tRRH must be satisfied for a read cycle. 9. These parameters are referenced to CAS falling edge in early write cycles and to W falling edge in read-modify-write cycles. 10. Operation within the tRAD (max) limit insures that tRAC (max) can be met. tRAD (max) is specified as a reference point only. If tRAD is greater than the specified tRAD (max) limit, then access time is controlled by tAA. 11. These specifications are applied in the test mode. 12. In test mode read cycle, the value of tRAC , tAA, tCAC is delayed by 2ns to 5ns for the specified values. These parameters should be specified in test mode cycles by adding the above value to the specified value in this data sheet. 13. If tRASS ≥100us, then RAS precharge time must use tRPS instead of tRP. 14. For RAS-only refresh and burst CAS-before-RAS refresh mode, 4096(4K)/2048(2K) cycles of burst refresh must be executed within 64ms/32ms before and after self refresh, in order to meet refresh specification. 15. For distributed CAS-before-RAS with 15.6us interval CAS-before-RAS refresh should be executed with in 15.6us immediately before and after self refresh in order to meet refresh specification. KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C READ CYCLE CMOS DRAM tRC tRAS RAS VIH VIL - tRP tCSH tCRP CAS VIH VIL - tRCD tRSH tCAS tRAL tCAH COLUMN ADDRESS tCRP tRAD tASR A VIH VIL - tRAH tASC ROW ADDRESS tRCS W VIH VIL - tRCH tRRH tOFF tAA tOEZ tOEA tCAC OE VIH VIL - DQ0 ~ DQ3(7) VOH VOL - tRAC OPEN tCLZ DATA-OUT Don′t care Undefined KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C WRITE CYCLE ( EARLY WRITE ) NOTE : DOUT = OPEN CMOS DRAM tRAS RAS VIH VIL - tRC tRP tCSH tCRP CAS VIH VIL - tRCD tRSH tCAS tRAL tCAH COLUMN ADDRESS tCRP tRAD tASR A VIH VIL - tRAH tASC ROW ADDRESS tCWL tRWL tWCS W VIH VIL - tWCH tWP OE VIH VIL - DQ0 ~ DQ3(7) VIH VIL - tDS tDH DATA-IN Don′t care Undefined KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C WRITE CYCLE ( OE CONTROLLED WRITE ) NOTE : DOUT = OPEN CMOS DRAM tRC tRAS RAS VIH VIL - tRP tCSH tCRP CAS VIH VIL - tRCD tRSH tCAS tRAL tCAH COLUMN ADDRESS tCRP tRAD tASR tRAH tASC A VIH VIL - ROW ADDRESS tCWL tRWL W VIH VIL - tWP OE VIH VIL - tOED tDS tOEH tDH DATA-IN DQ0 ~ DQ3(7) VIH VIL - Don′t care Undefined KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C READ - MODIFY - WRTIE CYCLE CMOS DRAM tRWC tRAS RAS VIH VIL - tRP tCRP CAS VIH VIL - tRCD tRAD tRAH tRSH tCAS tCAH tCSH tASR VIH VIL - tASC COLUMN ADDRESS A ROW ADDR tAWD tCWD W VIH VIL - tRWL tCWL tWP OE VIH VIL - tRWD tOEA tCLZ tCAC tAA tRAC VALID DATA-OUT tOED tOEZ DQ0 ~ DQ3(7) VI/OH VI/OL - tDS tDH VALID DATA-IN Don′t care Undefined KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C FAST PAGE READ CYCLE CMOS DRAM tRASP RAS VIH VIL ¡ó tRP tRHCP tCRP CAS VIH VIL - tPC tRCD tCAS tRAD tASC tCSH tCAH COLUMN ADDRESS tCP tCAS ¡ó tCP tRSH tCAS tASR A VIH VIL ROW ADDR tRAH tASC tCAH ¡ó ¡ó tASC tCAH COLUMN ADDRESS COLUMN ADDRESS tRCS W VIH VIL - tRCH tRCS ¡ó tRAL tRCS tRRH tRCH tCAC tOEA OE VIH VIL - tCAC tOEA ¡ó ¡ó tCAC tOEA tAA DQ0 ~ DQ3(7) VOH VOL - tRAC tCLZ tOEZ VALID DATA-OUT tAA tOFF tCLZ tOEZ VALID DATA-OUT tAA tOFF tCLZ VALID DATA-OUT tOFF tOEZ Don′t care Undefined KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C FAST PAGE WRITE CYCLE ( EARLY WRITE ) NOTE : DOUT = OPEN CMOS DRAM tRASP RAS VIH VIL ¡ó tRP tRHCP tCRP CAS VIH VIL - tPC tRCD tCAS tRAD tASC tCP tCAS ¡ó tPC tCP tRSH tCAS tRAL tASR A VIH VIL - tRAH tCSH tCAH COLUMN ADDRESS tASC tCAH ¡ó ¡ó tASC tCAH ROW ADDR COLUMN ADDRESS COLUMN ADDRESS tWCS W VIH VIL - tWCH tWP tCWL tWCS tWP tWCH ¡ó tWCS tWCH tWP tCWL tRWL tCWL ¡ó ¡ó OE VIH VIL - DQ0 ~ DQ3(7) VIH VIL - tDS tDH tDS tDH ¡ó tDS tDH VALID DATA-IN VALID DATA-IN ¡ó VALID DATA-IN Don′t care Undefined KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C FAST PAGE READ - MODIFY - WRITE CYCLE CMOS DRAM tRASP RAS VIH VIL - tRP tCSH tRCD tRSH tCP tCAS tRAD tRAH tASR tASC COL. ADDR tCRP tCAS tPRWC CAS VIH VIL - tCAH tRAL tASC COL. ADDR tCAH A VIH VIL - ROW ADDR tRCS W VIH VIL - tRWL tCWL tWP tCWD tAWD tRWD tOEA tOED tCAC tAA tOEZ tDH tDS tCWD tAWD tCPWD tOEA tCAC tAA tOEZ tOED tDH tDS tCWL tWP OE VIH VIL - DQ0 ~ DQ3(7) VI/OH VI/OL - tRAC tCLZ tCLZ VALID DATA-OUT VALID DATA-IN VALID DATA-OUT VALID DATA-IN Don′t care Undefined KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C RAS - ONLY REFRESH CYCLE NOTE : W, OE, DIN = Don′t care DOUT = OPEN tRC tRP CMOS DRAM tRAS RAS VIH VIL - tCRP CAS VIH VIL - tRPC tCRP tASR A VIH VIL ROW ADDR tRAH CAS - BEFORE - RAS REFRESH CYCLE NOTE : OE, A = Don′t care tRC tRP RAS VIH VIL - tRAS tRP tRPC tCP tRPC tCSR tWRP tWRH tCHR CAS VIH VIL - W VIH VIL - DQ0 ~ DQ3(7) VOH VOL - tOFF OPEN Don′t care Undefined KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C HIDDEN REFRESH CYCLE ( READ ) CMOS DRAM tRC tRAS RAS VIH VIL - tRC tRP tRAS tRP tCRP CAS VIH VIL - tRCD tRSH tCHR tRAD tASR A VIH VIL - tRAH tASC tCAH COLUMN ADDRESS ROW ADDRESS tRAL tRCS W VIH VIL - tWRH tAA OE VIH VIL - tOEA tCAC tOFF tOEZ DATA-OUT DQ0 ~ DQ3(7) VOH VOL - tRAC OPEN tCLZ Don′t care Undefined KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C HIDDEN REFRESH CYCLE ( WRITE ) NOTE : DOUT = OPEN CMOS DRAM tRC RAS VIH VIL - tRC tRP tRAS tRP tRAS tCRP CAS VIH VIL - tRCD tRAD tRSH tCHR tASR A VIH VIL - tRAH tASC tCAH COLUMN ADDRESS ROW ADDRESS tRAL VIH VIL - tWRH tWRP tWCS tWP tWCH W OE VIH VIL - tDS DQ0 ~ DQ3(7) VIH VIL - tDH DATA-IN Don′t care Undefined KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C CAS - BEFORE - RAS SELF REFRESH CYCLE NOTE : OE, A = Don′t care CMOS DRAM tRP RAS VIH VIL - tRASS tRPS tRPC tCHS tRPC tCP CAS VIH VIL - tCSR DQ0 ~ DQ3(7) VOH VOL - tOFF OPEN tWRP tWRH W VIH VIL - TEST MODE IN CYCLE NOTE : OE, A = Don′t care tRC tRP RAS VIH VIL - tRAS tRP tRPC tCP tRPC tCSR tWTS tWTH tCHR CAS VIH VIL - W VIH VIL - DQ0 ~ DQ3(7) VOH VOL - tOFF OPEN Don′t care Undefined KM44C4000C, KM44C4100C KM44V4000C, KM44V4100C PACKAGE DIMENSION 26(24) SOJ 300mil CMOS DRAM Units : Inches (millimeters) #26(24) 0.330 (8.39) 0.340 (8.63) 0.300 (7.62) 0.260 (6.61) 0.280 (7.11) 0.004 (0.10) 0.010 (0.25) 0.006 (0.15) 0.012 (0.30) 0.691 (17.55) MAX 0.670 (17.03) 0.680 (17.28) 0.0375 (0.95) 0.050 (1.27) 0.026 (0.66) 0.032 (0.81) 0.015 (0.38) 0.021 (0.53) 26(24) TSOP(II) 300mil 0.148 (3.76) MAX 0.027 (0.69) MIN Units : Inches (millimeters) 0.355 (9.02) 0.371 (9.42) 0.691 (17.54) MAX 0.671 (17.04) 0.679 (17.24) 0.047 (1.20) MAX 0.010 (0.25) TYP 0.018 (0.45) 0.030 (0.75) 0~8 O 0.037 (0.95) 0.050 (1.27) 0.002 (0.05) MIN 0.012 (0.30) 0.020 (0.50) 0.300 (7.62)
KM44C4000C 价格&库存

很抱歉,暂时无法提供与“KM44C4000C”相匹配的价格&库存,您可以联系我们找货

免费人工找货